walnut.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  33. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  34. #define CONFIG_WALNUT 1 /* ...on a WALNUT board */
  35. /* ...and on a SYCAMORE board */
  36. /*
  37. * Include common defines/options for all AMCC eval boards
  38. */
  39. #define CONFIG_HOSTNAME walnut
  40. #include "amcc-common.h"
  41. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  42. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  43. /*
  44. * Default environment variables
  45. */
  46. #define CONFIG_EXTRA_ENV_SETTINGS \
  47. CONFIG_AMCC_DEF_ENV \
  48. CONFIG_AMCC_DEF_ENV_POWERPC \
  49. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  50. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  51. "kernel_addr=fff80000\0" \
  52. "ramdisk_addr=fff80000\0" \
  53. ""
  54. #define CONFIG_PHY_ADDR 1 /* PHY address */
  55. #define CONFIG_HAS_ETH0 1
  56. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
  57. /*
  58. * Commands additional to the ones defined in amcc-common.h
  59. */
  60. #define CONFIG_CMD_DATE
  61. #define CONFIG_CMD_PCI
  62. #define CONFIG_CMD_SDRAM
  63. #define CONFIG_CMD_SNTP
  64. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  65. /*
  66. * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  67. * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
  68. * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
  69. * The Linux BASE_BAUD define should match this configuration.
  70. * baseBaud = cpuClock/(uartDivisor*16)
  71. * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
  72. * set Linux BASE_BAUD to 403200.
  73. */
  74. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  75. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  76. #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  77. #define CONFIG_SYS_BASE_BAUD 691200
  78. /*-----------------------------------------------------------------------
  79. * I2C stuff
  80. *-----------------------------------------------------------------------
  81. */
  82. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  83. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  84. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  85. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  86. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  87. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  88. /*-----------------------------------------------------------------------
  89. * PCI stuff
  90. *-----------------------------------------------------------------------
  91. */
  92. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  93. #define PCI_HOST_FORCE 1 /* configure as pci host */
  94. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  95. #define CONFIG_PCI /* include pci support */
  96. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  97. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  98. /* resource configuration */
  99. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  100. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  101. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  102. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  103. #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  104. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  105. #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
  106. #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
  107. #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  108. /*-----------------------------------------------------------------------
  109. * Start addresses for the final memory configuration
  110. * (Set up by the startup code)
  111. */
  112. #define CONFIG_SYS_FLASH_BASE 0xFFF80000
  113. /*
  114. * Define here the location of the environment variables (FLASH or NVRAM).
  115. * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
  116. * supported for backward compatibility.
  117. */
  118. #if 1
  119. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  120. #else
  121. #define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  122. #endif
  123. /*-----------------------------------------------------------------------
  124. * FLASH organization
  125. */
  126. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  127. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  128. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  129. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  130. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  131. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  132. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  133. #define CONFIG_SYS_FLASH_ADDR0 0x5555
  134. #define CONFIG_SYS_FLASH_ADDR1 0x2aaa
  135. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
  136. #ifdef CONFIG_ENV_IS_IN_FLASH
  137. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  138. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  139. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  140. /* Address and size of Redundant Environment Sector */
  141. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  142. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  143. #endif /* CONFIG_ENV_IS_IN_FLASH */
  144. /*-----------------------------------------------------------------------
  145. * NVRAM organization
  146. */
  147. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  148. #define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  149. #ifdef CONFIG_ENV_IS_IN_NVRAM
  150. #define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
  151. #define CONFIG_ENV_ADDR \
  152. (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * External Bus Controller (EBC) Setup
  156. */
  157. /* Memory Bank 0 (Flash Bank 0) initialization */
  158. #define CONFIG_SYS_EBC_PB0AP 0x9B015480
  159. #define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
  160. #define CONFIG_SYS_EBC_PB1AP 0x02815480
  161. #define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  162. #define CONFIG_SYS_EBC_PB2AP 0x04815A80
  163. #define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
  164. #define CONFIG_SYS_EBC_PB3AP 0x01815280
  165. #define CONFIG_SYS_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  166. #define CONFIG_SYS_EBC_PB7AP 0x01815280
  167. #define CONFIG_SYS_EBC_PB7CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  168. /*-----------------------------------------------------------------------
  169. * External peripheral base address
  170. *-----------------------------------------------------------------------
  171. */
  172. #define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
  173. #define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
  174. #define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
  175. /*-----------------------------------------------------------------------
  176. * Definitions for initial stack pointer and data area
  177. */
  178. #define CONFIG_SYS_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
  179. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
  180. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  181. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  182. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  183. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  184. /*-----------------------------------------------------------------------
  185. * Definitions for Serial Presence Detect EEPROM address
  186. * (to get SDRAM settings)
  187. */
  188. #define SPD_EEPROM_ADDRESS 0x50
  189. #endif /* __CONFIG_H */