uc101.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_UC101 1 /* UC101 board */
  32. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_BOARD_EARLY_INIT_R
  36. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  37. /*
  38. * Serial console configuration
  39. */
  40. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  41. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  42. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  43. /* Partitions */
  44. #define CONFIG_DOS_PARTITION
  45. /*
  46. * BOOTP options
  47. */
  48. #define CONFIG_BOOTP_BOOTFILESIZE
  49. #define CONFIG_BOOTP_BOOTPATH
  50. #define CONFIG_BOOTP_GATEWAY
  51. #define CONFIG_BOOTP_HOSTNAME
  52. /*
  53. * Command line configuration.
  54. */
  55. #include <config_cmd_default.h>
  56. #define CONFIG_CMD_DATE
  57. #define CONFIG_CMD_DISPLAY
  58. #define CONFIG_CMD_DHCP
  59. #define CONFIG_CMD_PING
  60. #define CONFIG_CMD_EEPROM
  61. #define CONFIG_CMD_I2C
  62. #define CONFIG_CMD_DTT
  63. #define CONFIG_CMD_IDE
  64. #define CONFIG_CMD_FAT
  65. #define CONFIG_CMD_NFS
  66. #define CONFIG_CMD_MII
  67. #define CONFIG_CMD_SNTP
  68. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  69. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  70. # define CONFIG_SYS_LOWBOOT 1
  71. #endif
  72. /*
  73. * Autobooting
  74. */
  75. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  76. #define CONFIG_PREBOOT "echo;" \
  77. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  78. "echo"
  79. #undef CONFIG_BOOTARGS
  80. #define CONFIG_EXTRA_ENV_SETTINGS \
  81. "netdev=eth0\0" \
  82. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  83. "nfsroot=${serverip}:${rootpath}\0" \
  84. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  85. "addwdt=setenv bootargs ${bootargs} wdt=off" \
  86. "addip=setenv bootargs ${bootargs} " \
  87. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  88. ":${hostname}:${netdev}:off panic=1\0" \
  89. "flash_nfs=run nfsargs addip;" \
  90. "bootm ${kernel_addr}\0" \
  91. "net_nfs=tftp 300000 ${bootfile};run nfsargs addip addwdt;bootm\0" \
  92. "rootpath=/opt/eldk/ppc_82xx\0" \
  93. ""
  94. #define CONFIG_BOOTCOMMAND "run net_nfs"
  95. #define CONFIG_MISC_INIT_R 1
  96. /*
  97. * IPB Bus clocking configuration.
  98. */
  99. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  100. /*
  101. * I2C configuration
  102. */
  103. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  104. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  105. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  106. #define CONFIG_SYS_I2C_SLAVE 0x7F
  107. /*
  108. * EEPROM configuration
  109. */
  110. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  111. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  112. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  113. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  114. /*
  115. * RTC configuration
  116. */
  117. #define CONFIG_RTC_PCF8563
  118. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  119. /* I2C SYSMON (LM75) */
  120. #define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
  121. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  122. #define CONFIG_SYS_DTT_MAX_TEMP 70
  123. #define CONFIG_SYS_DTT_LOW_TEMP -30
  124. #define CONFIG_SYS_DTT_HYSTERESIS 3
  125. /*
  126. * Flash configuration
  127. */
  128. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  129. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  130. #define CONFIG_SYS_MAX_FLASH_SECT 140 /* max num of sects on one chip */
  131. #define CONFIG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  132. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  133. (= chip selects) */
  134. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  135. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  136. #define CONFIG_FLASH_CFI_DRIVER
  137. #define CONFIG_SYS_FLASH_CFI
  138. #define CONFIG_SYS_FLASH_EMPTY_INFO
  139. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  140. /*
  141. * Environment settings
  142. */
  143. #define CONFIG_ENV_IS_IN_FLASH 1
  144. #define CONFIG_ENV_SIZE 0x4000
  145. #define CONFIG_ENV_SECT_SIZE 0x10000
  146. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  147. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  148. /*
  149. * Memory map
  150. */
  151. #define CONFIG_SYS_MBAR 0xF0000000
  152. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  153. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  154. #define CONFIG_SYS_SRAM_BASE 0x80100000 /* CS 1 */
  155. #define CONFIG_SYS_DISPLAY_BASE 0x80600000 /* CS 3 */
  156. #define CONFIG_SYS_IB_MASTER 0xc0510000 /* CS 6 */
  157. #define CONFIG_SYS_IB_EPLD 0xc0500000 /* CS 7 */
  158. /* Settings for XLB = 132 MHz */
  159. #define SDRAM_DDR 1
  160. #define SDRAM_MODE 0x018D0000
  161. #define SDRAM_EMODE 0x40090000
  162. #define SDRAM_CONTROL 0x714f0f00
  163. #define SDRAM_CONFIG1 0x73722930
  164. #define SDRAM_CONFIG2 0x47770000
  165. #define SDRAM_TAPDELAY 0x10000000
  166. /* SRAM */
  167. #define SRAM_BASE CONFIG_SYS_SRAM_BASE /* SRAM base address */
  168. #define SRAM_LEN 0x1fffff
  169. #define SRAM_END (SRAM_BASE + SRAM_LEN)
  170. /* Use ON-Chip SRAM until RAM will be available */
  171. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  172. #ifdef CONFIG_POST
  173. /* preserve space for the post_word at end of on-chip SRAM */
  174. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  175. #else
  176. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  177. #endif
  178. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  179. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  180. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  181. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  182. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  183. # define CONFIG_SYS_RAMBOOT 1
  184. #endif
  185. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  186. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  187. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  188. /*
  189. * Ethernet configuration
  190. */
  191. #define CONFIG_MPC5xxx_FEC 1
  192. #define CONFIG_MPC5xxx_FEC_MII100
  193. #define CONFIG_PHY_ADDR 0x00
  194. #define CONFIG_MII 1
  195. /*
  196. * GPIO configuration
  197. */
  198. #define CONFIG_SYS_GPS_PORT_CONFIG 0x4d558044
  199. /*use Hardware WDT */
  200. #define CONFIG_HW_WATCHDOG
  201. /*
  202. * Miscellaneous configurable options
  203. */
  204. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  205. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  206. #if defined(CONFIG_CMD_KGDB)
  207. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  208. #else
  209. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  210. #endif
  211. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  212. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  213. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  214. /* Enable an alternate, more extensive memory test */
  215. #define CONFIG_SYS_ALT_MEMTEST
  216. #define CONFIG_SYS_MEMTEST_START 0x00300000 /* memtest works on */
  217. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 3 ... 15 MB in DRAM */
  218. #define CONFIG_SYS_LOAD_ADDR 0x300000 /* default load address */
  219. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  220. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  221. #if defined(CONFIG_CMD_KGDB)
  222. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  223. #endif
  224. /*
  225. * Enable loopw command.
  226. */
  227. #define CONFIG_LOOPW
  228. /*
  229. * Various low-level settings
  230. */
  231. #if defined(CONFIG_MPC5200)
  232. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  233. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  234. #else
  235. #define CONFIG_SYS_HID0_INIT 0
  236. #define CONFIG_SYS_HID0_FINAL 0
  237. #endif
  238. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  239. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  240. #define CONFIG_SYS_BOOTCS_CFG 0x00045D00
  241. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  242. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  243. /* 8Mbit SRAM @0x80100000 */
  244. #define CONFIG_SYS_CS1_START CONFIG_SYS_SRAM_BASE
  245. #define CONFIG_SYS_CS1_SIZE 0x00200000
  246. #define CONFIG_SYS_CS1_CFG 0x21D00
  247. /* Display H1, Status Inputs, EPLD @0x80600000 8 Bit */
  248. #define CONFIG_SYS_CS3_START CONFIG_SYS_DISPLAY_BASE
  249. #define CONFIG_SYS_CS3_SIZE 0x00000100
  250. #define CONFIG_SYS_CS3_CFG 0x00081802
  251. /* Interbus Master 16 Bit */
  252. #define CONFIG_SYS_CS6_START CONFIG_SYS_IB_MASTER
  253. #define CONFIG_SYS_CS6_SIZE 0x00010000
  254. #define CONFIG_SYS_CS6_CFG 0x00FF3500
  255. /* Interbus EPLD 8 Bit */
  256. #define CONFIG_SYS_CS7_START CONFIG_SYS_IB_EPLD
  257. #define CONFIG_SYS_CS7_SIZE 0x00010000
  258. #define CONFIG_SYS_CS7_CFG 0x00081800
  259. #define CONFIG_SYS_CS_BURST 0x00000000
  260. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  261. /*-----------------------------------------------------------------------
  262. * IDE/ATA stuff Supports IDE harddisk
  263. *-----------------------------------------------------------------------
  264. */
  265. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  266. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  267. #undef CONFIG_IDE_LED /* LED for ide not supported */
  268. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  269. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  270. #define CONFIG_IDE_PREINIT 1
  271. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  272. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  273. /* Offset for data I/O */
  274. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  275. /* Offset for normal register accesses */
  276. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  277. /* Offset for alternate registers */
  278. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  279. /* Interval between registers */
  280. #define CONFIG_SYS_ATA_STRIDE 4
  281. #define CONFIG_ATAPI 1
  282. /*---------------------------------------------------------------------*/
  283. /* Display addresses */
  284. /*---------------------------------------------------------------------*/
  285. #define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
  286. #define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
  287. #endif /* __CONFIG_H */