taishan.h 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * TAISHAN.h - configuration for AMCC 440GX Ref
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_TAISHAN 1 /* Board is taishan */
  29. #define CONFIG_440GX 1 /* Specifc GX support */
  30. #define CONFIG_440 1 /* ... PPC440 family */
  31. #define CONFIG_4xx 1 /* ... PPC4xx family */
  32. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  33. /*
  34. * Include common defines/options for all AMCC eval boards
  35. */
  36. #define CONFIG_HOSTNAME taishan
  37. #define CONFIG_USE_TTY ttyS1
  38. #include "amcc-common.h"
  39. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  40. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  41. /*-----------------------------------------------------------------------
  42. * Base addresses -- Note these are effective addresses where the
  43. * actual resources get mapped (not physical addresses)
  44. *----------------------------------------------------------------------*/
  45. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  46. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  47. #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  48. #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
  49. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  50. #define CONFIG_SYS_EBC0_FLASH_BASE CONFIG_SYS_FLASH_BASE
  51. #define CONFIG_SYS_EBC1_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x01000000)
  52. #define CONFIG_SYS_EBC2_LCM_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x02000000)
  53. #define CONFIG_SYS_EBC3_CONN_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
  54. #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)
  55. /*-----------------------------------------------------------------------
  56. * Initial RAM & stack pointer (placed in internal SRAM)
  57. *----------------------------------------------------------------------*/
  58. #define CONFIG_SYS_TEMP_STACK_OCM 1
  59. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
  60. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  61. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM*/
  62. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data*/
  63. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  64. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  65. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
  66. /*-----------------------------------------------------------------------
  67. * Serial Port
  68. *----------------------------------------------------------------------*/
  69. #define CONFIG_UART1_CONSOLE 1 /* use of UART1 as console */
  70. #define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
  71. /*-----------------------------------------------------------------------
  72. * Environment
  73. *----------------------------------------------------------------------*/
  74. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  75. /*-----------------------------------------------------------------------
  76. * FLASH related
  77. *----------------------------------------------------------------------*/
  78. #define CONFIG_SYS_FLASH_CFI
  79. #define CONFIG_FLASH_CFI_DRIVER
  80. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  81. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  82. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  83. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  84. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  85. #undef CONFIG_SYS_FLASH_CHECKSUM
  86. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  87. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  88. #define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  89. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  90. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  91. /* Address and size of Redundant Environment Sector */
  92. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  93. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  94. /*-----------------------------------------------------------------------
  95. * E2PROM bootstrap configure value
  96. *----------------------------------------------------------------------*/
  97. /*
  98. * 800/133/66
  99. * IIC 0~15: 86 78 11 6a 61 A7 04 62 00 00 00 00 00 00 00 00
  100. */
  101. /*
  102. * 800/160/80
  103. * IIC 0~15: 86 78 c1 a6 09 67 04 63 00 00 00 00 00 00 00 00
  104. */
  105. /*-----------------------------------------------------------------------
  106. * DDR SDRAM
  107. *----------------------------------------------------------------------*/
  108. #undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
  109. #define CONFIG_SDRAM_BANK0 1 /* init onboard DDR SDRAM bank 0 */
  110. #define CONFIG_SYS_SDRAM0_TR0 0xC10A401A
  111. #undef CONFIG_SDRAM_ECC /* enable ECC support */
  112. /*-----------------------------------------------------------------------
  113. * I2C
  114. *----------------------------------------------------------------------*/
  115. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  116. #undef CONFIG_SYS_I2C_MULTI_EEPROMS
  117. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  118. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  119. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  120. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  121. #define CONFIG_SYS_BOOTSTRAP_IIC_ADDR 0x50
  122. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  123. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  124. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  125. #define CONFIG_SYS_DTT_MAX_TEMP 70
  126. #define CONFIG_SYS_DTT_LOW_TEMP -30
  127. #define CONFIG_SYS_DTT_HYSTERESIS 3
  128. /*
  129. * Default environment variables
  130. */
  131. #define CONFIG_EXTRA_ENV_SETTINGS \
  132. CONFIG_AMCC_DEF_ENV \
  133. CONFIG_AMCC_DEF_ENV_POWERPC \
  134. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  135. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  136. "kernel_addr=fc000000\0" \
  137. "ramdisk_addr=fc180000\0" \
  138. "kozio=bootm 0xffe00000\0" \
  139. ""
  140. /*-----------------------------------------------------------------------
  141. * Networking
  142. *----------------------------------------------------------------------*/
  143. #define CONFIG_EMAC_NR_START 2 /* start with EMAC 2 (skip 0&1) */
  144. #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */
  145. #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */
  146. #define CONFIG_PHY2_ADDR 0x1
  147. #define CONFIG_PHY3_ADDR 0x3
  148. #define CONFIG_ET1011C_PHY 1
  149. #define CONFIG_HAS_ETH0
  150. #define CONFIG_HAS_ETH1
  151. #define CONFIG_HAS_ETH2
  152. #define CONFIG_HAS_ETH3
  153. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  154. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  155. #define CONFIG_PHY_RESET_DELAY 1000
  156. /*
  157. * Commands additional to the ones defined in amcc-common.h
  158. */
  159. #define CONFIG_CMD_DTT
  160. #define CONFIG_CMD_PCI
  161. /*-----------------------------------------------------------------------
  162. * PCI stuff
  163. *-----------------------------------------------------------------------
  164. */
  165. /* General PCI */
  166. #define CONFIG_PCI /* include pci support */
  167. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  168. #define CONFIG_EEPRO100 1 /* include PCI EEPRO100 */
  169. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  170. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  171. /* Board-specific PCI */
  172. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  173. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  174. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  175. #endif /* __CONFIG_H */