spieval.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2005
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
  36. #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
  37. #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
  38. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  39. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  40. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  41. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  42. /*
  43. * Serial console configuration
  44. */
  45. #define CONFIG_PSC_CONSOLE 6 /* console is on PSC6 */
  46. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  47. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  48. #ifdef CONFIG_STK52XX
  49. #undef CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  50. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  51. #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  52. #define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
  53. #define CONFIG_BOARD_EARLY_INIT_R
  54. #endif /* CONFIG_STK52XX */
  55. /*
  56. * PCI Mapping:
  57. * 0x40000000 - 0x4fffffff - PCI Memory
  58. * 0x50000000 - 0x50ffffff - PCI IO Space
  59. */
  60. #ifdef CONFIG_STK52XX
  61. #define CONFIG_PCI 1
  62. #define CONFIG_PCI_PNP 1
  63. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  64. #define CONFIG_PCI_MEM_BUS 0x40000000
  65. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  66. #define CONFIG_PCI_MEM_SIZE 0x10000000
  67. #define CONFIG_PCI_IO_BUS 0x50000000
  68. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  69. #define CONFIG_PCI_IO_SIZE 0x01000000
  70. #define CONFIG_NET_MULTI 1
  71. #define CONFIG_EEPRO100 1
  72. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  73. #define CONFIG_NS8382X 1
  74. #endif /* CONFIG_STK52XX */
  75. /*
  76. * Video console
  77. */
  78. #if 1
  79. #define CONFIG_VIDEO
  80. #define CONFIG_VIDEO_SM501
  81. #define CONFIG_VIDEO_SM501_32BPP
  82. #define CONFIG_CFB_CONSOLE
  83. #define CONFIG_VIDEO_LOGO
  84. #define CONFIG_VGA_AS_SINGLE_DEVICE
  85. #define CONFIG_CONSOLE_EXTRA_INFO
  86. #define CONFIG_VIDEO_SW_CURSOR
  87. #define CONFIG_SPLASH_SCREEN
  88. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  89. #endif
  90. /* Partitions */
  91. #define CONFIG_MAC_PARTITION
  92. #define CONFIG_DOS_PARTITION
  93. #define CONFIG_ISO_PARTITION
  94. /* USB */
  95. #ifdef CONFIG_STK52XX
  96. #define CONFIG_USB_OHCI
  97. #define CONFIG_USB_STORAGE
  98. #endif
  99. /* POST support */
  100. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  101. CONFIG_SYS_POST_CPU | \
  102. CONFIG_SYS_POST_I2C)
  103. #ifdef CONFIG_POST
  104. /* preserve space for the post_word at end of on-chip SRAM */
  105. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  106. #endif
  107. /*
  108. * BOOTP options
  109. */
  110. #define CONFIG_BOOTP_BOOTFILESIZE
  111. #define CONFIG_BOOTP_BOOTPATH
  112. #define CONFIG_BOOTP_GATEWAY
  113. #define CONFIG_BOOTP_HOSTNAME
  114. /*
  115. * Command line configuration.
  116. */
  117. #include <config_cmd_default.h>
  118. #define CONFIG_CMD_ASKENV
  119. #define CONFIG_CMD_DATE
  120. #define CONFIG_CMD_DHCP
  121. #define CONFIG_CMD_ECHO
  122. #define CONFIG_CMD_EEPROM
  123. #define CONFIG_CMD_I2C
  124. #define CONFIG_CMD_MII
  125. #define CONFIG_CMD_NFS
  126. #define CONFIG_CMD_PING
  127. #define CONFIG_CMD_REGINFO
  128. #define CONFIG_CMD_SNTP
  129. #if defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
  130. #define CONFIG_CMD_IDE
  131. #define CONFIG_CMD_FAT
  132. #define CONFIG_CMD_EXT2
  133. #endif
  134. #ifdef CONFIG_STK52XX
  135. #define CONFIG_CMD_USB
  136. #define CONFIG_CMD_FAT
  137. #endif
  138. #ifdef CONFIG_VIDEO
  139. #define CONFIG_CMD_BMP
  140. #endif
  141. #ifdef CONFIG_PCI
  142. #define CONFIG_CMD_PCI
  143. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  144. #endif
  145. #ifdef CONFIG_POST
  146. #define CONFIG_CMD_DIAG
  147. #endif
  148. #define CONFIG_TIMESTAMP /* display image timestamps */
  149. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  150. # define CONFIG_SYS_LOWBOOT 1
  151. #endif
  152. /*
  153. * Autobooting
  154. */
  155. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  156. #define CONFIG_PREBOOT "echo;" \
  157. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  158. "echo"
  159. #undef CONFIG_BOOTARGS
  160. #define CONFIG_EXTRA_ENV_SETTINGS \
  161. "netdev=eth0\0" \
  162. "rootpath=/opt/eldk/ppc_6xx\0" \
  163. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  164. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  165. "nfsroot=${serverip}:${rootpath}\0" \
  166. "addip=setenv bootargs ${bootargs} " \
  167. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  168. ":${hostname}:${netdev}:off panic=1\0" \
  169. "flash_self=run ramargs addip;" \
  170. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  171. "flash_nfs=run nfsargs addip;" \
  172. "bootm ${kernel_addr}\0" \
  173. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  174. "bootfile=/tftpboot/tqm5200/uImage\0" \
  175. "load=tftp 200000 ${u-boot}\0" \
  176. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  177. "update=protect off FC000000 FC05FFFF;" \
  178. "erase FC000000 FC05FFFF;" \
  179. "cp.b 200000 FC000000 ${filesize};" \
  180. "protect on FC000000 FC05FFFF\0" \
  181. ""
  182. #define CONFIG_BOOTCOMMAND "run net_nfs"
  183. /*
  184. * IPB Bus clocking configuration.
  185. */
  186. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  187. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  188. /*
  189. * PCI Bus clocking configuration
  190. *
  191. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  192. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  193. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  194. */
  195. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  196. #endif
  197. /*
  198. * I2C configuration
  199. */
  200. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  201. #ifdef CONFIG_TQM5200_REV100
  202. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
  203. #else
  204. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
  205. #endif
  206. /*
  207. * I2C clock frequency
  208. *
  209. * Please notice, that the resulting clock frequency could differ from the
  210. * configured value. This is because the I2C clock is derived from system
  211. * clock over a frequency divider with only a few divider values. U-boot
  212. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  213. * approximation allways lies below the configured value, never above.
  214. */
  215. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  216. #define CONFIG_SYS_I2C_SLAVE 0x7F
  217. /*
  218. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  219. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  220. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  221. * same configuration could be used.
  222. */
  223. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  224. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  225. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  226. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  227. /*
  228. * HW-Monitor configuration on Mini-FAP
  229. */
  230. #if defined (CONFIG_MINIFAP)
  231. #define CONFIG_SYS_I2C_HWMON_ADDR 0x2C
  232. #endif
  233. /* List of I2C addresses to be verified by POST */
  234. #if defined (CONFIG_MINIFAP)
  235. #undef I2C_ADDR_LIST
  236. #define I2C_ADDR_LIST { CONFIG_SYS_I2C_EEPROM_ADDR, \
  237. CONFIG_SYS_I2C_HWMON_ADDR, \
  238. CONFIG_SYS_I2C_SLAVE }
  239. #endif
  240. /*
  241. * Flash configuration
  242. */
  243. #define CONFIG_SYS_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  244. /* use CFI flash driver if no module variant is spezified */
  245. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  246. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  247. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  248. #define CONFIG_SYS_FLASH_EMPTY_INFO
  249. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  250. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  251. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  252. #if !defined(CONFIG_SYS_LOWBOOT)
  253. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  254. #else /* CONFIG_SYS_LOWBOOT */
  255. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  256. #endif /* CONFIG_SYS_LOWBOOT */
  257. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  258. (= chip selects) */
  259. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  260. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  261. /*
  262. * Environment settings
  263. */
  264. #define CONFIG_ENV_IS_IN_FLASH 1
  265. #define CONFIG_ENV_SIZE 0x10000
  266. #define CONFIG_ENV_SECT_SIZE 0x20000
  267. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  268. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  269. /*
  270. * Memory map
  271. */
  272. #define CONFIG_SYS_MBAR 0xF0000000
  273. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  274. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  275. /* Use ON-Chip SRAM until RAM will be available */
  276. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  277. #ifdef CONFIG_POST
  278. /* preserve space for the post_word at end of on-chip SRAM */
  279. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  280. #else
  281. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  282. #endif
  283. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  284. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  285. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  286. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  287. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  288. # define CONFIG_SYS_RAMBOOT 1
  289. #endif
  290. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  291. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  292. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  293. /*
  294. * Ethernet configuration
  295. */
  296. #define CONFIG_MPC5xxx_FEC 1
  297. /*
  298. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  299. */
  300. /* #define CONFIG_FEC_10MBIT 1 */
  301. #define CONFIG_PHY_ADDR 0x00
  302. /*
  303. * GPIO configuration
  304. *
  305. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  306. * Bit 0 (mask: 0x80000000): 1
  307. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  308. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  309. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  310. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  311. * (because, there I2C1 is used as I2C bus)
  312. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  313. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  314. * 000 -> All PSC2 pins are GIOPs
  315. * 001 -> CAN1/2 on PSC2 pins
  316. * Use for REV100 STK52xx boards
  317. * use PSC6:
  318. * on STK52xx:
  319. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  320. * Bits 9:11 (mask: 0x00700000):
  321. * 101 -> PSC6 : Extended POST test is not available
  322. * on MINI-FAP and TQM5200_IB:
  323. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  324. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  325. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  326. * tests.
  327. */
  328. #if defined (CONFIG_MINIFAP)
  329. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91000004
  330. #elif defined (CONFIG_STK52XX)
  331. # if defined (CONFIG_STK52XX_REV100)
  332. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
  333. # else /* STK52xx REV200 and above */
  334. # if defined (CONFIG_TQM5200_REV100)
  335. # error TQM5200 REV100 not supported on STK52XX REV200 or above
  336. # else/* TQM5200 REV200 and above */
  337. # define CONFIG_SYS_GPS_PORT_CONFIG 0x91500004
  338. # endif
  339. # endif
  340. #else /* TMQ5200 Inbetriebnahme-Board */
  341. # define CONFIG_SYS_GPS_PORT_CONFIG 0x81000004
  342. #endif
  343. /*
  344. * RTC configuration
  345. */
  346. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  347. /*
  348. * Miscellaneous configurable options
  349. */
  350. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  351. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  352. #if defined(CONFIG_CMD_KGDB)
  353. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  354. #else
  355. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  356. #endif
  357. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  358. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  359. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  360. /* Enable an alternate, more extensive memory test */
  361. #define CONFIG_SYS_ALT_MEMTEST
  362. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  363. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  364. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  365. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  366. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  367. #if defined(CONFIG_CMD_KGDB)
  368. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  369. #endif
  370. /*
  371. * Enable loopw command.
  372. */
  373. #define CONFIG_LOOPW
  374. /*
  375. * Various low-level settings
  376. */
  377. #if defined(CONFIG_MPC5200)
  378. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  379. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  380. #else
  381. #define CONFIG_SYS_HID0_INIT 0
  382. #define CONFIG_SYS_HID0_FINAL 0
  383. #endif
  384. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  385. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  386. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  387. #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  388. #else
  389. #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  390. #endif
  391. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  392. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  393. #define CONFIG_LAST_STAGE_INIT
  394. /*
  395. * SRAM - Do not map below 2 GB in address space, because this area is used
  396. * for SDRAM autosizing.
  397. */
  398. #define CONFIG_SYS_CS2_START 0xE5000000
  399. #define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
  400. #define CONFIG_SYS_CS2_CFG 0x0004D930
  401. /*
  402. * Grafic controller - Do not map below 2 GB in address space, because this
  403. * area is used for SDRAM autosizing.
  404. */
  405. #define SM501_FB_BASE 0xE0000000
  406. #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
  407. #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
  408. #define CONFIG_SYS_CS1_CFG 0x8F48FF70
  409. #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
  410. #define CONFIG_SYS_CS_BURST 0x00000000
  411. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  412. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  413. /*-----------------------------------------------------------------------
  414. * USB stuff
  415. *-----------------------------------------------------------------------
  416. */
  417. #define CONFIG_USB_CLOCK 0x0001BBBB
  418. #define CONFIG_USB_CONFIG 0x00001000
  419. /*-----------------------------------------------------------------------
  420. * IDE/ATA stuff Supports IDE harddisk
  421. *-----------------------------------------------------------------------
  422. */
  423. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  424. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  425. #undef CONFIG_IDE_LED /* LED for ide not supported */
  426. #define CONFIG_IDE_RESET /* reset for ide supported */
  427. #define CONFIG_IDE_PREINIT
  428. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  429. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  430. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  431. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  432. /* Offset for data I/O */
  433. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  434. /* Offset for normal register accesses */
  435. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  436. /* Offset for alternate registers */
  437. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  438. /* Interval between registers */
  439. #define CONFIG_SYS_ATA_STRIDE 4
  440. #endif /* __CONFIG_H */