sorcery.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * (C) Copyright 2004
  3. * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8220 1
  30. #define CONFIG_SORCERY 1 /* Sorcery board */
  31. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  32. /* Input clock running at 60Mhz, read Hid1 for the CPU multiplier to
  33. determine the CPU speed. */
  34. #define CONFIG_SYS_MPC8220_CLKIN 60000000 /* ... running at 60MHz */
  35. #define CONFIG_SYS_MPC8220_SYSPLL_VCO_MULTIPLIER 8 /* VCO multiplier can't be read from any register */
  36. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  37. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. /* PCI */
  45. #define CONFIG_PCI 1
  46. #define CONFIG_PCI_PNP 1
  47. #define CONFIG_PCI_MEM_BUS 0x80000000
  48. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  49. #define CONFIG_PCI_MEM_SIZE 0x10000000
  50. #define CONFIG_PCI_IO_BUS 0x71000000
  51. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  52. #define CONFIG_PCI_IO_SIZE 0x01000000
  53. #define CONFIG_PCI_CFG_BUS 0x70000000
  54. #define CONFIG_PCI_CFG_PHYS CONFIG_PCI_CFG_BUS
  55. #define CONFIG_PCI_CFG_SIZE 0x01000000
  56. /*
  57. * BOOTP options
  58. */
  59. #define CONFIG_BOOTP_BOOTFILESIZE
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_GATEWAY
  62. #define CONFIG_BOOTP_HOSTNAME
  63. /*
  64. * Command line configuration.
  65. */
  66. #include <config_cmd_default.h>
  67. #define CONFIG_CMD_BOOTD
  68. #define CONFIG_CMD_CACHE
  69. #define CONFIG_CMD_DHCP
  70. #define CONFIG_CMD_DIAG
  71. #define CONFIG_CMD_ELF
  72. #define CONFIG_CMD_I2C
  73. #define CONFIG_CMD_NET
  74. #define CONFIG_CMD_NFS
  75. #define CONFIG_CMD_PCI
  76. #define CONFIG_CMD_PING
  77. #define CONFIG_CMD_REGINFO
  78. #define CONFIG_CMD_SDRAM
  79. #define CONFIG_CMD_SNTP
  80. /*
  81. * Default Environment
  82. */
  83. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  84. #define CONFIG_HOSTNAME sorcery
  85. #define CONFIG_PREBOOT "echo;" \
  86. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  87. "echo"
  88. #undef CONFIG_BOOTARGS
  89. #define CONFIG_EXTRA_ENV_SETTINGS \
  90. "netdev=eth0\0" \
  91. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  92. "nfsroot=$serverip:$rootpath\0" \
  93. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  94. "addip=setenv bootargs $bootargs " \
  95. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  96. ":$hostname:$netdev:off panic=1\0" \
  97. "flash_nfs=run nfsargs addip;" \
  98. "bootm $kernel_addr\0" \
  99. "flash_self=run ramargs addip;" \
  100. "bootm $kernel_addr $ramdisk_addr\0" \
  101. "net_nfs=tftp 200000 $bootfile;run nfsargs addip;bootm\0" \
  102. "rootpath=/opt/eldk/ppc_82xx\0" \
  103. "bootfile=/tftpboot/sorcery/uImage\0" \
  104. "kernel_addr=FFE00000\0" \
  105. "ramdisk_addr=FFB00000\0" \
  106. ""
  107. #define CONFIG_BOOTCOMMAND "run flash_self"
  108. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  109. #define CONFIG_NET_MULTI
  110. #define CONFIG_EEPRO100
  111. /*
  112. * I2C configuration
  113. */
  114. #define CONFIG_HARD_I2C 1
  115. #define CONFIG_SYS_I2C_MODULE 1
  116. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  117. #define CONFIG_SYS_I2C_SLAVE 0x7F
  118. /* Use the HUSH parser */
  119. #define CONFIG_SYS_HUSH_PARSER
  120. #ifdef CONFIG_SYS_HUSH_PARSER
  121. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  122. #endif
  123. /*
  124. * Flexbus Chipselect configuration
  125. * Beware: Some CS# seem to be mandatory (if these CS# are not set,
  126. * board can hang-up in unpredictable place).
  127. * Sorcery_Memory_Map v0.3 is possibly wrong with CPLD CS#
  128. */
  129. /* Flash */
  130. #define CONFIG_SYS_CS0_BASE 0xf800
  131. #define CONFIG_SYS_CS0_MASK 0x08000000 /* 128 MB (two chips) */
  132. #define CONFIG_SYS_CS0_CTRL 0x001019c0
  133. /* NVM */
  134. #define CONFIG_SYS_CS1_BASE 0xf7e8
  135. #define CONFIG_SYS_CS1_MASK 0x00040000 /* 256K */
  136. #define CONFIG_SYS_CS1_CTRL 0x00101940 /* 8bit port size */
  137. /* Atlas2 + Gemini */
  138. #define CONFIG_SYS_CS2_BASE 0xf7e7
  139. #define CONFIG_SYS_CS2_MASK 0x00010000 /* 64K*/
  140. #define CONFIG_SYS_CS2_CTRL 0x001011c0 /* 16bit port size */
  141. /* CAN Controller */
  142. #define CONFIG_SYS_CS3_BASE 0xf7e6
  143. #define CONFIG_SYS_CS3_MASK 0x00010000 /* 64K */
  144. #define CONFIG_SYS_CS3_CTRL 0x00102140 /* 8Bit port size */
  145. /* Foreign interface */
  146. #define CONFIG_SYS_CS4_BASE 0xf7e5
  147. #define CONFIG_SYS_CS4_MASK 0x00010000 /* 64K */
  148. #define CONFIG_SYS_CS4_CTRL 0x00101dc0 /* 16bit port size */
  149. /* CPLD */
  150. #define CONFIG_SYS_CS5_BASE 0xf7e4
  151. #define CONFIG_SYS_CS5_MASK 0x00010000 /* 64K */
  152. #define CONFIG_SYS_CS5_CTRL 0x001000c0 /* 16bit port size */
  153. #define CONFIG_SYS_FLASH0_BASE (CONFIG_SYS_CS0_BASE << 16)
  154. #define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_FLASH0_BASE)
  155. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
  156. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  157. #define CONFIG_FLASH_CFI_DRIVER
  158. #define CONFIG_SYS_FLASH_CFI
  159. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
  160. CONFIG_SYS_FLASH_BASE+0x04000000 } /* two banks */
  161. /*
  162. * Environment settings
  163. */
  164. #define CONFIG_ENV_IS_IN_FLASH 1
  165. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x8000000 - 0x40000)
  166. #define CONFIG_ENV_SIZE 0x4000 /* 16K */
  167. #define CONFIG_ENV_SECT_SIZE 0x20000
  168. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + 0x20000)
  169. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  170. #define CONFIG_ENV_OVERWRITE 1
  171. #if defined CONFIG_ENV_IS_IN_FLASH
  172. #undef CONFIG_ENV_IS_IN_NVRAM
  173. #undef CONFIG_ENV_IS_IN_EEPROM
  174. #elif defined CONFIG_ENV_IS_IN_NVRAM
  175. #undef CONFIG_ENV_IS_IN_FLASH
  176. #undef CONFIG_ENV_IS_IN_EEPROM
  177. #elif defined CONFIG_ENV_IS_IN_EEPROM
  178. #undef CONFIG_ENV_IS_IN_NVRAM
  179. #undef CONFIG_ENV_IS_IN_FLASH
  180. #endif
  181. /*
  182. * Memory map
  183. */
  184. #define CONFIG_SYS_MBAR 0xF0000000
  185. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  186. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  187. #define CONFIG_SYS_SRAM_BASE (CONFIG_SYS_MBAR + 0x20000)
  188. #define CONFIG_SYS_SRAM_SIZE 0x8000
  189. /* Use SRAM until RAM will be available */
  190. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MBAR + 0x20000)
  191. #define CONFIG_SYS_INIT_RAM_END 0x8000 /* End of used area in DPRAM */
  192. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  193. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  194. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  195. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  196. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  197. # define CONFIG_SYS_RAMBOOT 1
  198. #endif
  199. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  200. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  201. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  202. /* SDRAM configuration (for SPD) */
  203. #define CONFIG_SYS_SDRAM_TOTAL_BANKS 1
  204. #define CONFIG_SYS_SDRAM_SPD_I2C_ADDR 0x50 /* 7bit */
  205. #define CONFIG_SYS_SDRAM_SPD_SIZE 0x100
  206. #define CONFIG_SYS_SDRAM_CAS_LATENCY 5 /* (CL=2.5)x2 */
  207. /* SDRAM drive strength register (for SSTL_2 class II)*/
  208. #define CONFIG_SYS_SDRAM_DRIVE_STRENGTH ((DRIVE_STRENGTH_HIGH << SDRAMDS_SBE_SHIFT) | \
  209. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBC_SHIFT) | \
  210. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBA_SHIFT) | \
  211. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBS_SHIFT) | \
  212. (DRIVE_STRENGTH_HIGH << SDRAMDS_SBD_SHIFT))
  213. /*
  214. * Ethernet configuration
  215. */
  216. #define CONFIG_MPC8220_FEC 1
  217. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  218. #define CONFIG_PHY_ADDR 0x1F
  219. #define CONFIG_MII 1
  220. /*
  221. * Miscellaneous configurable options
  222. */
  223. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  224. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  225. #if defined(CONFIG_CMD_KGDB)
  226. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  227. #else
  228. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  229. #endif
  230. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  231. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  232. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  233. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  234. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  235. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  236. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  237. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8220 CPUs */
  238. #if defined(CONFIG_CMD_KGDB)
  239. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  240. #endif
  241. /*
  242. * Various low-level settings
  243. */
  244. #define CONFIG_SYS_HID0_INIT 0
  245. #define CONFIG_SYS_HID0_FINAL 0
  246. /*
  247. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  248. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  249. */
  250. #endif /* __CONFIG_H */