sequoia.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2006
  6. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  7. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * sequoia.h - configuration for Sequoia & Rainier boards
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
  33. #ifndef CONFIG_RAINIER
  34. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  35. #define CONFIG_HOSTNAME sequoia
  36. #else
  37. #define CONFIG_440GRX 1 /* Specific PPC440GRx */
  38. #define CONFIG_HOSTNAME rainier
  39. #endif
  40. #define CONFIG_440 1 /* ... PPC440 family */
  41. #define CONFIG_4xx 1 /* ... PPC4xx family */
  42. /*
  43. * Include common defines/options for all AMCC eval boards
  44. */
  45. #include "amcc-common.h"
  46. /* Detect Sequoia PLL input clock automatically via CPLD bit */
  47. #define CONFIG_SYS_CLK_FREQ ((in8(CONFIG_SYS_BCSR_BASE + 3) & 0x80) ? \
  48. 33333333 : 33000000)
  49. /*
  50. * Define this if you want support for video console with radeon 9200 pci card
  51. * Also set TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case
  52. */
  53. #undef CONFIG_VIDEO
  54. #ifdef CONFIG_VIDEO
  55. /*
  56. * 44x dcache supported is working now on sequoia, but we don't enable
  57. * it yet since it needs further testing
  58. */
  59. #define CONFIG_4xx_DCACHE /* enable dcache */
  60. #endif
  61. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  62. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  63. /*
  64. * Base addresses -- Note these are effective addresses where the actual
  65. * resources get mapped (not physical addresses).
  66. */
  67. #define CONFIG_SYS_TLB_FOR_BOOT_FLASH 0x0003
  68. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  69. #define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
  70. #define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
  71. #define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
  72. #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
  73. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
  74. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  75. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  76. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  77. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  78. /* Don't change either of these */
  79. #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  80. #define CONFIG_SYS_USB2D0_BASE 0xe0000100
  81. #define CONFIG_SYS_USB_DEVICE 0xe0000000
  82. #define CONFIG_SYS_USB_HOST 0xe0000400
  83. #define CONFIG_SYS_BCSR_BASE 0xc0000000
  84. /*
  85. * Initial RAM & stack pointer
  86. */
  87. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  88. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  89. #define CONFIG_SYS_INIT_RAM_END (4 << 10)
  90. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
  91. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  92. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
  93. /*
  94. * Serial Port
  95. */
  96. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  97. /* define this if you want console on UART1 */
  98. #undef CONFIG_UART1_CONSOLE
  99. /*
  100. * Environment
  101. */
  102. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  103. #define CONFIG_ENV_IS_IN_NAND /* use NAND for environ vars */
  104. #define CONFIG_ENV_IS_EMBEDDED /* use embedded environment */
  105. #elif defined(CONFIG_SYS_RAMBOOT)
  106. #define CONFIG_ENV_IS_NOWHERE /* Store env in memory only */
  107. #define CONFIG_ENV_SIZE (8 << 10)
  108. /*
  109. * In RAM-booting version, we have no environment storage. So we need to
  110. * provide at least preliminary MAC addresses for the 4xx EMAC driver to
  111. * register the interfaces. Those two addresses are generated via the
  112. * tools/gen_eth_addr tool and should only be used in a closed laboratory
  113. * environment.
  114. */
  115. #define CONFIG_ETHADDR 4a:56:49:22:3e:43
  116. #define CONFIG_ETH1ADDR 02:93:53:d5:06:98
  117. #else
  118. #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environ vars */
  119. #endif
  120. #if defined(CONFIG_CMD_FLASH)
  121. /*
  122. * FLASH related
  123. */
  124. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  125. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  126. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  127. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  128. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  129. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  130. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  131. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  132. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  133. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  134. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  135. #ifdef CONFIG_ENV_IS_IN_FLASH
  136. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  137. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  138. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  139. /* Address and size of Redundant Environment Sector */
  140. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  141. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  142. #endif
  143. #endif /* CONFIG_CMD_FLASH */
  144. /*
  145. * IPL (Initial Program Loader, integrated inside CPU)
  146. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  147. *
  148. * SPL (Secondary Program Loader)
  149. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  150. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  151. * controller and the NAND controller so that the special U-Boot image can be
  152. * loaded from NAND to SDRAM.
  153. *
  154. * NUB (NAND U-Boot)
  155. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  156. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  157. *
  158. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  159. * set up. While still running from cache, I experienced problems accessing
  160. * the NAND controller. sr - 2006-08-25
  161. */
  162. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  163. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  164. #define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
  165. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  166. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
  167. /* this addr */
  168. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  169. /*
  170. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  171. */
  172. #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  173. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10) /* Size of RAM U-Boot image */
  174. /*
  175. * Now the NAND chip has to be defined (no autodetection used!)
  176. */
  177. #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
  178. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  179. #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
  180. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  181. #undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
  182. #define CONFIG_SYS_NAND_ECCSIZE 256
  183. #define CONFIG_SYS_NAND_ECCBYTES 3
  184. #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
  185. #define CONFIG_SYS_NAND_OOBSIZE 16
  186. #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
  187. #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  188. #ifdef CONFIG_ENV_IS_IN_NAND
  189. /*
  190. * For NAND booting the environment is embedded in the U-Boot image. Please take
  191. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  192. */
  193. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  194. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  195. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  196. #endif
  197. /*
  198. * DDR SDRAM
  199. */
  200. #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
  201. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
  202. !defined(CONFIG_SYS_RAMBOOT)
  203. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  204. #endif
  205. #define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  206. /* 440EPx errata CHIP 11 */
  207. /*
  208. * I2C
  209. */
  210. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  211. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  212. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  213. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  214. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  215. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  216. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  217. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  218. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  219. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  220. #define CONFIG_SYS_DTT_MAX_TEMP 70
  221. #define CONFIG_SYS_DTT_LOW_TEMP -30
  222. #define CONFIG_SYS_DTT_HYSTERESIS 3
  223. /*
  224. * Default environment variables
  225. */
  226. #define CONFIG_EXTRA_ENV_SETTINGS \
  227. CONFIG_AMCC_DEF_ENV \
  228. CONFIG_AMCC_DEF_ENV_POWERPC \
  229. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  230. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  231. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  232. "kernel_addr=FC000000\0" \
  233. "ramdisk_addr=FC180000\0" \
  234. ""
  235. #define CONFIG_M88E1111_PHY 1
  236. #define CONFIG_IBM_EMAC4_V4 1
  237. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  238. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  239. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  240. #define CONFIG_HAS_ETH0
  241. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  242. #define CONFIG_PHY1_ADDR 1
  243. /* USB */
  244. #ifdef CONFIG_440EPX
  245. #define CONFIG_USB_OHCI_NEW
  246. #define CONFIG_USB_STORAGE
  247. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  248. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  249. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  250. #define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
  251. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  252. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  253. /* Comment this out to enable USB 1.1 device */
  254. #define USB_2_0_DEVICE
  255. #endif /* CONFIG_440EPX */
  256. /* Partitions */
  257. #define CONFIG_MAC_PARTITION
  258. #define CONFIG_DOS_PARTITION
  259. #define CONFIG_ISO_PARTITION
  260. /*
  261. * Commands additional to the ones defined in amcc-common.h
  262. */
  263. #define CONFIG_CMD_DTT
  264. #define CONFIG_CMD_FAT
  265. #define CONFIG_CMD_NAND
  266. #define CONFIG_CMD_PCI
  267. #define CONFIG_CMD_SDRAM
  268. #ifdef CONFIG_440EPX
  269. #define CONFIG_CMD_USB
  270. #endif
  271. #ifndef CONFIG_RAINIER
  272. #define CONFIG_SYS_POST_FPU_ON CONFIG_SYS_POST_FPU
  273. #else
  274. #define CONFIG_SYS_POST_FPU_ON 0
  275. #endif
  276. /*
  277. * Don't run the memory POST on the NAND-booting version. It will
  278. * overwrite part of the U-Boot image which is already loaded from NAND
  279. * to SDRAM.
  280. */
  281. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_SYS_RAMBOOT)
  282. #define CONFIG_SYS_POST_MEMORY_ON 0
  283. #else
  284. #define CONFIG_SYS_POST_MEMORY_ON CONFIG_SYS_POST_MEMORY
  285. #endif
  286. /* POST support */
  287. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  288. CONFIG_SYS_POST_CPU | \
  289. CONFIG_SYS_POST_ETHER | \
  290. CONFIG_SYS_POST_FPU_ON | \
  291. CONFIG_SYS_POST_I2C | \
  292. CONFIG_SYS_POST_MEMORY_ON | \
  293. CONFIG_SYS_POST_SPR | \
  294. CONFIG_SYS_POST_UART)
  295. #define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
  296. #define CONFIG_LOGBUFFER
  297. #define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
  298. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  299. #define CONFIG_SUPPORT_VFAT
  300. /*
  301. * PCI stuff
  302. */
  303. /* General PCI */
  304. #define CONFIG_PCI /* include pci support */
  305. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  306. #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
  307. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  308. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
  309. /* CONFIG_SYS_PCI_MEMBASE */
  310. /* Board-specific PCI */
  311. #define CONFIG_SYS_PCI_TARGET_INIT
  312. #define CONFIG_SYS_PCI_MASTER_INIT
  313. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  314. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
  315. /*
  316. * External Bus Controller (EBC) Setup
  317. */
  318. /*
  319. * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
  320. */
  321. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) && \
  322. !defined(CONFIG_SYS_RAMBOOT)
  323. #define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
  324. /* Memory Bank 0 (NOR-FLASH) initialization */
  325. #define CONFIG_SYS_EBC_PB0AP 0x03017200
  326. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  327. /* Memory Bank 3 (NAND-FLASH) initialization */
  328. #define CONFIG_SYS_EBC_PB3AP 0x018003c0
  329. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  330. #else
  331. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  332. /* Memory Bank 3 (NOR-FLASH) initialization */
  333. #define CONFIG_SYS_EBC_PB3AP 0x03017200
  334. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  335. /* Memory Bank 0 (NAND-FLASH) initialization */
  336. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  337. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  338. #endif
  339. /* Memory Bank 2 (CPLD) initialization */
  340. #define CONFIG_SYS_EBC_PB2AP 0x24814580
  341. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x38000)
  342. #define CONFIG_SYS_BCSR5_PCI66EN 0x80
  343. /*
  344. * NAND FLASH
  345. */
  346. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  347. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  348. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  349. /*
  350. * PPC440 GPIO Configuration
  351. */
  352. /* test-only: take GPIO init from pcs440ep ???? in config file */
  353. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  354. { \
  355. /* GPIO Core 0 */ \
  356. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  357. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  358. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  359. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  360. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  361. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  362. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  363. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  364. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  365. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  366. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  367. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  368. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  369. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  370. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
  371. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
  372. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
  373. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
  374. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
  375. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
  376. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  377. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  378. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  379. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  380. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
  381. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
  382. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  383. {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  384. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
  385. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  386. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  387. {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  388. }, \
  389. { \
  390. /* GPIO Core 1 */ \
  391. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  392. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  393. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  394. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  395. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \
  396. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  397. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \
  398. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \
  399. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  400. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  401. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  402. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  403. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  404. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  405. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  406. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  407. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  408. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  409. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  410. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  411. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  412. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  413. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  414. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  415. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  416. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  417. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  418. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  419. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  420. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  421. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  422. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  423. } \
  424. }
  425. #ifdef CONFIG_VIDEO
  426. #define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */
  427. #define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */
  428. #define VIDEO_IO_OFFSET 0xe8000000
  429. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  430. #define CONFIG_VIDEO_SW_CURSOR
  431. #define CONFIG_VIDEO_LOGO
  432. #define CONFIG_CFB_CONSOLE
  433. #define CONFIG_SPLASH_SCREEN
  434. #define CONFIG_VGA_AS_SINGLE_DEVICE
  435. #define CONFIG_CMD_BMP
  436. #endif
  437. #endif /* __CONFIG_H */