quantum.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. * changes for 16M board
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #undef CONFIG_MPC860
  34. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  35. #define CONFIG_RPXLITE 1 /* QUANTUM is the RPXlite clone */
  36. #define CONFIG_RMU 1 /* The QUNATUM is based on our RMU */
  37. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  38. #undef CONFIG_8xx_CONS_SMC2
  39. #undef CONFIG_8xx_CONS_NONE
  40. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  41. #if 0
  42. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  43. #else
  44. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  45. #endif
  46. /* default developmenmt environment */
  47. #define CONFIG_ETHADDR 00:0B:17:00:00:00
  48. #define CONFIG_IPADDR 10.10.69.10
  49. #define CONFIG_SERVERIP 10.10.69.49
  50. #define CONFIG_NETMASK 255.255.255.0
  51. #define CONFIG_HOSTNAME QUANTUM
  52. #define CONFIG_ROOTPATH /opt/eldk/pcc_8xx
  53. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  54. #define CONFIG_BOOTCOMMAND "bootm ff000000"
  55. #define CONFIG_EXTRA_ENV_SETTINGS \
  56. "serial#=12345\0" \
  57. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
  58. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  59. "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off\0"
  60. /*
  61. * Select the more full-featured memory test (Barr embedded systems)
  62. */
  63. #define CONFIG_SYS_ALT_MEMTEST
  64. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  65. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  66. /* M48T02 Paralled access timekeeper with same interface as the M48T35A*/
  67. #define CONFIG_RTC_M48T35A 1
  68. #if 0
  69. #define CONFIG_WATCHDOG 1 /* watchdog enabled */
  70. #else
  71. #undef CONFIG_WATCHDOG
  72. #endif
  73. /* NVRAM and RTC */
  74. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xFA000000
  75. #define CONFIG_SYS_NVRAM_SIZE 2048
  76. /*
  77. * Command line configuration.
  78. */
  79. #include <config_cmd_default.h>
  80. #define CONFIG_CMD_DATE
  81. #define CONFIG_CMD_DHCP
  82. #define CONFIG_CMD_NFS
  83. #define CONFIG_CMD_PING
  84. #define CONFIG_CMD_REGINFO
  85. #define CONFIG_CMD_SNTP
  86. /*
  87. * BOOTP options
  88. */
  89. #define CONFIG_BOOTP_SUBNETMASK
  90. #define CONFIG_BOOTP_GATEWAY
  91. #define CONFIG_BOOTP_HOSTNAME
  92. #define CONFIG_BOOTP_BOOTPATH
  93. #define CONFIG_BOOTP_BOOTFILESIZE
  94. #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
  95. #define CONFIG_AUTOBOOT_PROMPT \
  96. "\nEnter password - autoboot in %d sec...\n", bootdelay
  97. #define CONFIG_AUTOBOOT_DELAY_STR "system"
  98. /*
  99. * Miscellaneous configurable options
  100. */
  101. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  102. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  103. #if defined(CONFIG_CMD_KGDB)
  104. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  105. #else
  106. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  107. #endif
  108. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  109. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  110. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  111. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest works on */
  112. #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 256K ... 15 MB in DRAM */
  113. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  114. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  115. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  116. /*
  117. * Low Level Configuration Settings
  118. * (address mappings, register initial values, etc.)
  119. * You should know what you are doing if you make changes here.
  120. */
  121. /*-----------------------------------------------------------------------
  122. * Internal Memory Mapped Register
  123. */
  124. #define CONFIG_SYS_IMMR 0xFA200000
  125. /*-----------------------------------------------------------------------
  126. * Definitions for initial stack pointer and data area (in DPRAM)
  127. */
  128. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  129. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  130. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  131. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  132. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  133. /*-----------------------------------------------------------------------
  134. * Start addresses for the final memory configuration
  135. * (Set up by the startup code)
  136. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  137. */
  138. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  139. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  140. #if 1
  141. #define CONFIG_FLASH_CFI_DRIVER
  142. #else
  143. #undef CONFIG_FLASH_CFI_DRIVER
  144. #endif
  145. #ifdef CONFIG_FLASH_CFI_DRIVER
  146. #define CONFIG_SYS_FLASH_CFI 1
  147. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  148. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  149. #endif
  150. /*%%% #define CONFIG_SYS_FLASH_BASE 0xFFF00000 */
  151. #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
  152. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  153. #else
  154. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  155. #endif
  156. #define CONFIG_SYS_MONITOR_BASE 0xFFF00000
  157. /*%%% #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE */
  158. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  159. /*
  160. * For booting Linux, the board info and command line data
  161. * have to be in the first 8 MB of memory, since this is
  162. * the maximum mapped by the Linux kernel during initialization.
  163. */
  164. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  165. /*-----------------------------------------------------------------------
  166. * FLASH organization
  167. */
  168. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  169. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  170. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  171. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  172. #define CONFIG_ENV_IS_IN_FLASH 1
  173. #define CONFIG_ENV_OFFSET 0x00F40000 /* Offset of Environment Sector absolute address 0xfff40000*/
  174. #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
  175. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  176. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  177. /* Address and size of Redundant Environment Sector */
  178. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  179. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  180. /* FPGA */
  181. #define CONFIG_MISC_INIT_R
  182. #define CONFIG_SYS_FPGA_SPARTAN2
  183. #define CONFIG_SYS_FPGA_PROG_FEEDBACK
  184. /*-----------------------------------------------------------------------
  185. * Reset address
  186. */
  187. #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))
  188. /*-----------------------------------------------------------------------
  189. * Cache Configuration
  190. */
  191. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  192. #if defined(CONFIG_CMD_KGDB)
  193. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  194. #endif
  195. /*-----------------------------------------------------------------------
  196. * SYPCR - System Protection Control 11-9
  197. * SYPCR can only be written once after reset!
  198. *-----------------------------------------------------------------------
  199. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  200. */
  201. #if defined(CONFIG_WATCHDOG)
  202. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  203. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  204. #else
  205. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  206. #endif
  207. /*-----------------------------------------------------------------------
  208. * SIUMCR - SIU Module Configuration 11-6
  209. *-----------------------------------------------------------------------
  210. * PCMCIA config., multi-function pin tri-state
  211. */
  212. #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10)
  213. /*-----------------------------------------------------------------------
  214. * TBSCR - Time Base Status and Control 11-26
  215. *-----------------------------------------------------------------------
  216. * Clear Reference Interrupt Status, Timebase freezing enabled
  217. */
  218. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  219. /*-----------------------------------------------------------------------
  220. * RTCSC - Real-Time Clock Status and Control Register 11-27
  221. *-----------------------------------------------------------------------
  222. */
  223. /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  224. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
  225. /*-----------------------------------------------------------------------
  226. * PISCR - Periodic Interrupt Status and Control 11-31
  227. *-----------------------------------------------------------------------
  228. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  229. */
  230. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  231. /*-----------------------------------------------------------------------
  232. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  233. *-----------------------------------------------------------------------
  234. * Reset PLL lock status sticky bit, timer expired status bit and timer
  235. * interrupt status bit
  236. *
  237. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  238. */
  239. /* up to 50 MHz we use a 1:1 clock */
  240. #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  241. /*-----------------------------------------------------------------------
  242. * SCCR - System Clock and reset Control Register 15-27
  243. *-----------------------------------------------------------------------
  244. * Set clock output, timebase and RTC source and divider,
  245. * power management and some other internal clocks
  246. */
  247. #define SCCR_MASK SCCR_EBDF00
  248. /* up to 50 MHz we use a 1:1 clock */
  249. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS)
  250. /*-----------------------------------------------------------------------
  251. * PCMCIA stuff
  252. *-----------------------------------------------------------------------
  253. *
  254. */
  255. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  256. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  257. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  258. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  259. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  260. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  261. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  262. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  263. /*-----------------------------------------------------------------------
  264. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  268. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  269. #undef CONFIG_IDE_LED /* LED for ide not supported */
  270. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  271. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  272. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  273. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  274. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  275. /* Offset for data I/O */
  276. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  277. /* Offset for normal register accesses */
  278. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  279. /* Offset for alternate registers */
  280. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  281. /*-----------------------------------------------------------------------
  282. *
  283. *-----------------------------------------------------------------------
  284. *
  285. */
  286. /*#define CONFIG_SYS_DER 0x2002000F*/
  287. #define CONFIG_SYS_DER 0
  288. /*
  289. * Init Memory Controller:
  290. *
  291. * BR0 and OR0 (FLASH)
  292. */
  293. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  294. #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  295. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  296. #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  297. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  298. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  299. /*
  300. * BR1 and OR1 (SDRAM)
  301. *
  302. */
  303. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  304. #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
  305. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  306. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
  307. #define CONFIG_SYS_OR1_PRELIM (0xF0000000 | CONFIG_SYS_OR_TIMING_SDRAM ) /* map 256 MB */
  308. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  309. /* RPXLITE mem setting */
  310. #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* FPGA */
  311. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
  312. #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  313. #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
  314. /*
  315. * Memory Periodic Timer Prescaler
  316. */
  317. /* periodic timer for refresh */
  318. #define CONFIG_SYS_MAMR_PTA 20
  319. /*
  320. * Refresh clock Prescalar
  321. */
  322. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2
  323. /*
  324. * MAMR settings for SDRAM
  325. */
  326. /* 9 column SDRAM */
  327. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  328. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  329. MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
  330. /*
  331. * Internal Definitions
  332. *
  333. * Boot Flags
  334. */
  335. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  336. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  337. /*
  338. * BCSRx
  339. *
  340. * Board Status and Control Registers
  341. *
  342. */
  343. #define BCSR0 0xFA400000
  344. #define BCSR1 0xFA400001
  345. #define BCSR2 0xFA400002
  346. #define BCSR3 0xFA400003
  347. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  348. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  349. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  350. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  351. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  352. #define BCSR0_COLTEST 0x20
  353. #define BCSR0_ETHLPBK 0x40
  354. #define BCSR0_ETHEN 0x80
  355. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  356. #define BCSR1_PCVCTL6 0x02
  357. #define BCSR1_PCVCTL5 0x04
  358. #define BCSR1_PCVCTL4 0x08
  359. #define BCSR1_IPB5SEL 0x10
  360. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  361. #define BCSR2_ENUSBCLK 0x10
  362. #define BCSR2_USBPWREN 0x20
  363. #define BCSR2_USBSPD 0x40
  364. #define BCSR2_USBSUSP 0x80
  365. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  366. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  367. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  368. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  369. #define BCSR3_D27 0x10 /* Dip Switch settings */
  370. #define BCSR3_D26 0x20
  371. #define BCSR3_D25 0x40
  372. #define BCSR3_D24 0x80
  373. #endif /* __CONFIG_H */