pcs440ep.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * (C) Copyright 2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * pcs440ep.h - configuration for PCS440EP board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* new uImage format support */
  29. #define CONFIG_FIT 1
  30. #define CONFIG_OF_LIBFDT 1
  31. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  32. /*-----------------------------------------------------------------------
  33. * High Level Configuration Options
  34. *----------------------------------------------------------------------*/
  35. #define CONFIG_PCS440EP 1 /* Board is PCS440EP */
  36. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  37. #define CONFIG_440 1 /* ... PPC440 family */
  38. #define CONFIG_4xx 1 /* ... PPC4xx family */
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  40. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  41. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  42. /*-----------------------------------------------------------------------
  43. * Base addresses -- Note these are effective addresses where the
  44. * actual resources get mapped (not physical addresses)
  45. *----------------------------------------------------------------------*/
  46. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
  47. #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
  48. #define CONFIG_SYS_MONITOR_BASE (-CONFIG_SYS_MONITOR_LEN)
  49. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  50. #define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
  51. #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
  52. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  53. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  54. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  55. /*Don't change either of these*/
  56. #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
  57. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
  58. /*Don't change either of these*/
  59. #define CONFIG_SYS_USB_DEVICE 0x50000000
  60. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  61. /*-----------------------------------------------------------------------
  62. * Initial RAM & stack pointer (placed in SDRAM)
  63. *----------------------------------------------------------------------*/
  64. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  65. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  66. #define CONFIG_SYS_INIT_RAM_END (4 << 10)
  67. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data*/
  68. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  69. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  70. /*-----------------------------------------------------------------------
  71. * Serial Port
  72. *----------------------------------------------------------------------*/
  73. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external clk used */
  74. #define CONFIG_BAUDRATE 115200
  75. #define CONFIG_SERIAL_MULTI 1
  76. /*define this if you want console on UART1*/
  77. #undef CONFIG_UART1_CONSOLE
  78. #define CONFIG_SYS_BAUDRATE_TABLE \
  79. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  80. /*-----------------------------------------------------------------------
  81. * Environment
  82. *----------------------------------------------------------------------*/
  83. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  84. /*-----------------------------------------------------------------------
  85. * FLASH related
  86. *----------------------------------------------------------------------*/
  87. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  88. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  89. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  90. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  91. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */
  92. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  93. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  94. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  95. #ifdef CONFIG_ENV_IS_IN_FLASH
  96. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  97. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  98. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  99. #define CONFIG_ENV_OVERWRITE 1
  100. /* Address and size of Redundant Environment Sector */
  101. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  102. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  103. #endif /* CONFIG_ENV_IS_IN_FLASH */
  104. #define ENV_NAME_REVLEV "revision_level"
  105. #define ENV_NAME_SOLDER "solder_switch"
  106. #define ENV_NAME_DIP "dip"
  107. /*-----------------------------------------------------------------------
  108. * DDR SDRAM
  109. *----------------------------------------------------------------------*/
  110. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  111. #undef CONFIG_DDR_ECC /* don't use ECC */
  112. #define SPD_EEPROM_ADDRESS {0x50}
  113. #define CONFIG_PROG_SDRAM_TLB 1
  114. /*-----------------------------------------------------------------------
  115. * I2C
  116. *----------------------------------------------------------------------*/
  117. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  118. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  119. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  120. #define CONFIG_SYS_I2C_SLAVE 0x7F
  121. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa4>>1)
  122. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  123. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  124. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  125. #define CONFIG_PREBOOT "echo;" \
  126. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  127. "echo"
  128. #undef CONFIG_BOOTARGS
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "netdev=eth0\0" \
  131. "hostname=pcs440ep\0" \
  132. "use_eeprom_ethaddr=default\0" \
  133. "cs_test=off\0" \
  134. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  135. "nfsroot=${serverip}:${rootpath}\0" \
  136. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  137. "addip=setenv bootargs ${bootargs} " \
  138. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  139. ":${hostname}:${netdev}:off panic=1\0" \
  140. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  141. "flash_nfs=run nfsargs addip addtty;" \
  142. "bootm ${kernel_addr}\0" \
  143. "flash_self=run ramargs addip addtty;" \
  144. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  145. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  146. "bootm\0" \
  147. "rootpath=/opt/eldk/ppc_4xx\0" \
  148. "bootfile=/tftpboot/pcs440ep/uImage\0" \
  149. "kernel_addr=FFF00000\0" \
  150. "ramdisk_addr=FFF00000\0" \
  151. "load=tftp 100000 /tftpboot/pcs440ep/u-boot.bin\0" \
  152. "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
  153. "cp.b 100000 FFFA0000 60000\0" \
  154. "upd=run load update\0" \
  155. ""
  156. #define CONFIG_BOOTCOMMAND "run flash_self"
  157. #if 0
  158. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  159. #else
  160. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  161. #endif
  162. /* check U-Boot image with SHA1 sum */
  163. #define CONFIG_SHA1_CHECK_UB_IMG 1
  164. #define CONFIG_SHA1_START CONFIG_SYS_MONITOR_BASE
  165. #define CONFIG_SHA1_LEN CONFIG_SYS_MONITOR_LEN
  166. /*-----------------------------------------------------------------------
  167. * Definitions for status LED
  168. */
  169. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  170. #define CONFIG_BOARD_SPECIFIC_LED 1
  171. #define STATUS_LED_BIT 0x08 /* DIAG1 is on GPIO_PPC_1 */
  172. #define STATUS_LED_PERIOD ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
  173. #define STATUS_LED_STATE STATUS_LED_OFF
  174. #define STATUS_LED_BIT1 0x04 /* DIAG2 is on GPIO_PPC_2 */
  175. #define STATUS_LED_PERIOD1 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
  176. #define STATUS_LED_STATE1 STATUS_LED_ON
  177. #define STATUS_LED_BIT2 0x02 /* DIAG3 is on GPIO_PPC_3 */
  178. #define STATUS_LED_PERIOD2 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
  179. #define STATUS_LED_STATE2 STATUS_LED_OFF
  180. #define STATUS_LED_BIT3 0x01 /* DIAG4 is on GPIO_PPC_4 */
  181. #define STATUS_LED_PERIOD3 ((CONFIG_SYS_HZ / 2) / 5) /* blink at 5 Hz */
  182. #define STATUS_LED_STATE3 STATUS_LED_OFF
  183. #define CONFIG_SHOW_BOOT_PROGRESS 1
  184. #define CONFIG_BAUDRATE 115200
  185. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  186. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  187. #define CONFIG_PPC4xx_EMAC
  188. #define CONFIG_MII 1 /* MII PHY management */
  189. #define CONFIG_NET_MULTI 1 /* required for netconsole */
  190. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  191. #define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
  192. #define CONFIG_PHY1_ADDR 2
  193. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  194. #define CONFIG_NETCONSOLE /* include NetConsole support */
  195. /* Partitions */
  196. #define CONFIG_MAC_PARTITION
  197. #define CONFIG_DOS_PARTITION
  198. #define CONFIG_ISO_PARTITION
  199. #ifdef CONFIG_440EP
  200. /* USB */
  201. #define CONFIG_USB_OHCI
  202. #define CONFIG_USB_STORAGE
  203. /*Comment this out to enable USB 1.1 device*/
  204. #define USB_2_0_DEVICE
  205. #endif /*CONFIG_440EP*/
  206. #ifdef DEBUG
  207. #define CONFIG_PANIC_HANG
  208. #else
  209. #define CONFIG_HW_WATCHDOG /* watchdog */
  210. #endif
  211. /*
  212. * BOOTP options
  213. */
  214. #define CONFIG_BOOTP_BOOTFILESIZE
  215. #define CONFIG_BOOTP_BOOTPATH
  216. #define CONFIG_BOOTP_GATEWAY
  217. #define CONFIG_BOOTP_HOSTNAME
  218. /*
  219. * Command line configuration.
  220. */
  221. #include <config_cmd_default.h>
  222. #define CONFIG_CMD_ASKENV
  223. #define CONFIG_CMD_DHCP
  224. #define CONFIG_CMD_DIAG
  225. #define CONFIG_CMD_EEPROM
  226. #define CONFIG_CMD_ELF
  227. #define CONFIG_CMD_EXT2
  228. #define CONFIG_CMD_FAT
  229. #define CONFIG_CMD_I2C
  230. #define CONFIG_CMD_IDE
  231. #define CONFIG_CMD_IRQ
  232. #define CONFIG_CMD_MII
  233. #define CONFIG_CMD_NET
  234. #define CONFIG_CMD_NFS
  235. #define CONFIG_CMD_PCI
  236. #define CONFIG_CMD_PING
  237. #define CONFIG_CMD_REGINFO
  238. #define CONFIG_CMD_REISER
  239. #define CONFIG_CMD_SDRAM
  240. #define CONFIG_CMD_USB
  241. #define CONFIG_SUPPORT_VFAT
  242. /*
  243. * Miscellaneous configurable options
  244. */
  245. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  246. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  247. #if defined(CONFIG_CMD_KGDB)
  248. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  249. #else
  250. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  251. #endif
  252. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  253. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  254. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  255. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  256. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  257. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  258. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  259. #define CONFIG_LYNXKDI 1 /* support kdi files */
  260. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  261. /*-----------------------------------------------------------------------
  262. * PCI stuff
  263. *-----------------------------------------------------------------------
  264. */
  265. /* General PCI */
  266. #define CONFIG_PCI /* include pci support */
  267. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  268. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  269. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
  270. /* Board-specific PCI */
  271. #define CONFIG_SYS_PCI_TARGET_INIT
  272. #define CONFIG_SYS_PCI_MASTER_INIT
  273. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  274. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
  275. /*
  276. * For booting Linux, the board info and command line data
  277. * have to be in the first 8 MB of memory, since this is
  278. * the maximum mapped by the Linux kernel during initialization.
  279. */
  280. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  281. /*-----------------------------------------------------------------------
  282. * External Bus Controller (EBC) Setup
  283. *----------------------------------------------------------------------*/
  284. #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
  285. #define FLASH_BASE1_PRELIM 0xFFF80000 /* FLASH bank #1 */
  286. #define CONFIG_SYS_FLASH FLASH_BASE0_PRELIM
  287. #define CONFIG_SYS_SRAM 0xF1000000
  288. #define CONFIG_SYS_FPGA 0xF2000000
  289. #define CONFIG_SYS_CF1 0xF0000000
  290. #define CONFIG_SYS_CF2 0xF0100000
  291. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  292. #define CONFIG_SYS_EBC_PB0AP 0x02010000 /* TWT=4,OEN=1 */
  293. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH | 0x18000) /* BS=1MB,BU=R/W,BW=8bit */
  294. /* Memory Bank 1 (SRAM) initialization */
  295. #define CONFIG_SYS_EBC_PB1AP 0x01810040 /* TWT=3,OEN=1,BEM=1 */
  296. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_SRAM | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
  297. /* Memory Bank 2 (FPGA) initialization */
  298. #define CONFIG_SYS_EBC_PB2AP 0x01010440 /* TWT=2,OEN=1,TH=2,BEM=1 */
  299. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA | 0x5A000) /* BS=4MB,BU=R/W,BW=16bit */
  300. /* Memory Bank 3 (CompactFlash) initialization */
  301. #define CONFIG_SYS_EBC_PB3AP 0x080BD400
  302. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_CF1 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
  303. /* Memory Bank 4 (CompactFlash) initialization */
  304. #define CONFIG_SYS_EBC_PB4AP 0x080BD400
  305. #define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_CF2 | 0x1A000) /* BS=1MB,BU=R/W,BW=16bit */
  306. /*-----------------------------------------------------------------------
  307. * PPC440 GPIO Configuration
  308. */
  309. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  310. { \
  311. /* GPIO Core 0 */ \
  312. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  313. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  314. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  315. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  316. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  317. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  318. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO6 EBC_CS_N(1) */ \
  319. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO7 EBC_CS_N(2) */ \
  320. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO8 EBC_CS_N(3) */ \
  321. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO9 EBC_CS_N(4) */ \
  322. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO10 EBC_CS_N(5) */ \
  323. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO11 EBC_BUS_ERR */ \
  324. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO12 ZII_p0Rxd(0) */ \
  325. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO13 ZII_p0Rxd(1) */ \
  326. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO14 ZII_p0Rxd(2) */ \
  327. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO15 ZII_p0Rxd(3) */ \
  328. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO16 ZII_p0Txd(0) */ \
  329. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO17 ZII_p0Txd(1) */ \
  330. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO18 ZII_p0Txd(2) */ \
  331. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO19 ZII_p0Txd(3) */ \
  332. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO20 ZII_p0Rx_er */ \
  333. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO21 ZII_p0Rx_dv */ \
  334. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO22 ZII_p0RxCrs */ \
  335. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO23 ZII_p0Tx_er */ \
  336. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO24 ZII_p0Tx_en */ \
  337. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO25 ZII_p0Col */ \
  338. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO26 USB2D_RXVALID */ \
  339. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  340. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO28 USB2D_TXVALID */ \
  341. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  342. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  343. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  344. }, \
  345. { \
  346. /* GPIO Core 1 */ \
  347. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO32 USB2D_OPMODE0 */ \
  348. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO33 USB2D_OPMODE1 */ \
  349. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  350. {GPIO1_BASE, GPIO_IN, GPIO_ALT3, GPIO_OUT_NO_CHG}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  351. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO36 UART0_8PIN_CTS_N UART3_SIN*/ \
  352. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO37 UART0_RTS_N */ \
  353. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  354. {GPIO1_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_NO_CHG}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  355. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO40 UIC_IRQ(0) */ \
  356. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO41 UIC_IRQ(1) */ \
  357. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO42 UIC_IRQ(2) */ \
  358. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO43 UIC_IRQ(3) */ \
  359. {GPIO1_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  360. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  361. {GPIO1_BASE, GPIO_BI, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  362. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  363. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  364. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO49 Unselect via TraceSelect Bit */ \
  365. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO50 Unselect via TraceSelect Bit */ \
  366. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO51 Unselect via TraceSelect Bit */ \
  367. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO52 Unselect via TraceSelect Bit */ \
  368. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO53 Unselect via TraceSelect Bit */ \
  369. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO54 Unselect via TraceSelect Bit */ \
  370. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO55 Unselect via TraceSelect Bit */ \
  371. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO56 Unselect via TraceSelect Bit */ \
  372. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO57 Unselect via TraceSelect Bit */ \
  373. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO58 Unselect via TraceSelect Bit */ \
  374. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO59 Unselect via TraceSelect Bit */ \
  375. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO60 Unselect via TraceSelect Bit */ \
  376. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO61 Unselect via TraceSelect Bit */ \
  377. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO62 Unselect via TraceSelect Bit */ \
  378. {GPIO1_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG}, /* GPIO63 Unselect via TraceSelect Bit */ \
  379. } \
  380. }
  381. /*
  382. * Internal Definitions
  383. *
  384. * Boot Flags
  385. */
  386. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  387. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  388. #if defined(CONFIG_CMD_KGDB)
  389. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  390. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  391. #endif
  392. /*-----------------------------------------------------------------------
  393. * IDE/ATA stuff Supports IDE harddisk
  394. *-----------------------------------------------------------------------
  395. */
  396. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  397. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  398. #undef CONFIG_IDE_LED /* LED for ide not supported */
  399. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  400. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
  401. #define CONFIG_IDE_PREINIT 1
  402. #define CONFIG_IDE_RESET 1
  403. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  404. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF1
  405. /* Offset for data I/O */
  406. #define CONFIG_SYS_ATA_DATA_OFFSET 0
  407. /* Offset for normal register accesses */
  408. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  409. /* Offset for alternate registers */
  410. #define CONFIG_SYS_ATA_ALT_OFFSET (0x0000)
  411. #endif /* __CONFIG_H */