p3p440.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. /*
  2. * (C) Copyright 2005-2006
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /************************************************************************
  26. * board/config_p3p440.h - configuration for Prodrive P3P440
  27. ***********************************************************************/
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /*-----------------------------------------------------------------------
  31. * High Level Configuration Options
  32. *----------------------------------------------------------------------*/
  33. #define CONFIG_P3P440 1 /* Board is P3P440 */
  34. #define CONFIG_440GP 1 /* Specifc GP support */
  35. #define CONFIG_440 1 /* ... PPC440 family */
  36. #define CONFIG_4xx 1 /* ... PPC4xx family */
  37. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  38. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  40. /*-----------------------------------------------------------------------
  41. * Base addresses -- Note these are effective addresses where the
  42. * actual resources get mapped (not physical addresses)
  43. *----------------------------------------------------------------------*/
  44. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  45. #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH */
  46. #define CONFIG_SYS_MONITOR_BASE 0xfffc0000 /* start of monitor */
  47. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  48. #define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
  49. #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
  50. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  51. #define CONFIG_SYS_USB_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000000)
  52. /*-----------------------------------------------------------------------
  53. * Initial RAM & stack pointer (placed in internal SRAM)
  54. *----------------------------------------------------------------------*/
  55. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
  56. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
  57. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  58. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  59. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  60. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon*/
  61. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
  62. /*-----------------------------------------------------------------------
  63. * DDR SDRAM
  64. *----------------------------------------------------------------------*/
  65. #define CONFIG_SDRAM_BANK0 1 /* init onboard DDR SDRAM bank 0*/
  66. #define CONFIG_SDRAM_ECC /* enable ECC support */
  67. #define CONFIG_SYS_SDRAM_TABLE { \
  68. {(256 << 20), 13, 0x000C4001}, /* 256MB mode 3, 13x10(4)*/ \
  69. {(64 << 20), 12, 0x00082001}} /* 64MB mode 2, 12x9(4) */
  70. /*-----------------------------------------------------------------------
  71. * Serial Port
  72. *----------------------------------------------------------------------*/
  73. #undef CONFIG_SYS_EXT_SERIAL_CLOCK
  74. #define CONFIG_BAUDRATE 115200
  75. #define CONFIG_SYS_BAUDRATE_TABLE \
  76. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  77. 57600, 115200, 230400, 460800, 921600 }
  78. /*-----------------------------------------------------------------------
  79. * I2C
  80. *----------------------------------------------------------------------*/
  81. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  82. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  83. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
  84. #define CONFIG_SYS_I2C_SLAVE 0x7F
  85. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  86. /*-----------------------------------------------------------------------
  87. * I2C RTC
  88. *----------------------------------------------------------------------*/
  89. #define CONFIG_RTC_MAX6900 1 /* MAX6900 RTC */
  90. /*-----------------------------------------------------------------------
  91. * I2C EEPROM (PCF8594C) for environment
  92. *----------------------------------------------------------------------*/
  93. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54 /* EEPROM PCF8594C */
  94. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  95. /* mask of address bits that overflow into the "EEPROM chip address" */
  96. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  97. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 /* The Philips PCF8594C has */
  98. /* 8 byte page write mode using */
  99. /* last 3 bits of the address */
  100. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 40 /* and takes up to 40 msec */
  101. /*-----------------------------------------------------------------------
  102. * Default configuration (environment varibles...)
  103. *----------------------------------------------------------------------*/
  104. #define CONFIG_PREBOOT "echo;" \
  105. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  106. "echo"
  107. #undef CONFIG_BOOTARGS
  108. #define CONFIG_EXTRA_ENV_SETTINGS \
  109. "netdev=eth0\0" \
  110. "hostname=p3p440\0" \
  111. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  112. "nfsroot=${serverip}:${rootpath}\0" \
  113. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  114. "addip=setenv bootargs ${bootargs} " \
  115. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  116. ":${hostname}:${netdev}:off panic=1\0" \
  117. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  118. "flash_nfs=run nfsargs addip addtty;" \
  119. "bootm ${kernel_addr}\0" \
  120. "flash_self=run ramargs addip addtty;" \
  121. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  122. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  123. "bootm\0" \
  124. "rootpath=/opt/eldk/ppc_4xx\0" \
  125. "bootfile=/tftpboot/p3p440/uImage\0" \
  126. "kernel_addr=ff800000\0" \
  127. "ramdisk_addr=ff810000\0" \
  128. "load=tftp 100000 /tftpboot/p3p440/u-boot.bin\0" \
  129. "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
  130. "cp.b 100000 fffc0000 40000;" \
  131. "setenv filesize;saveenv\0" \
  132. "upd=run load update\0" \
  133. "unlock=yes\0" \
  134. ""
  135. #define CONFIG_BOOTCOMMAND "run net_nfs"
  136. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  137. #define CONFIG_BAUDRATE 115200
  138. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  139. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  140. #define CONFIG_PPC4xx_EMAC
  141. #define CONFIG_MII 1 /* MII PHY management */
  142. #define CONFIG_PHY_ADDR 0x1c /* PHY address */
  143. #define CONFIG_HAS_ETH1
  144. #define CONFIG_PHY1_ADDR 0x1d /* EMAC1 PHY address */
  145. #define CONFIG_NET_MULTI 1
  146. #define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  147. #define CONFIG_NETCONSOLE /* include NetConsole support */
  148. /*
  149. * BOOTP options
  150. */
  151. #define CONFIG_BOOTP_BOOTFILESIZE
  152. #define CONFIG_BOOTP_BOOTPATH
  153. #define CONFIG_BOOTP_GATEWAY
  154. #define CONFIG_BOOTP_HOSTNAME
  155. /*
  156. * Command line configuration.
  157. */
  158. #include <config_cmd_default.h>
  159. #define CONFIG_CMD_ASKENV
  160. #define CONFIG_CMD_DATE
  161. #define CONFIG_CMD_DHCP
  162. #define CONFIG_CMD_DIAG
  163. #define CONFIG_CMD_ELF
  164. #define CONFIG_CMD_I2C
  165. #define CONFIG_CMD_IRQ
  166. #define CONFIG_CMD_MII
  167. #define CONFIG_CMD_NET
  168. #define CONFIG_CMD_NFS
  169. #define CONFIG_CMD_PCI
  170. #define CONFIG_CMD_PING
  171. #define CONFIG_CMD_REGINFO
  172. #define CONFIG_CMD_EEPROM
  173. #define CONFIG_CMD_SNTP
  174. #undef CONFIG_WATCHDOG /* watchdog disabled */
  175. /*-----------------------------------------------------------------------
  176. * Miscellaneous configurable options
  177. *----------------------------------------------------------------------*/
  178. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  179. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  180. #if defined(CONFIG_CMD_KGDB)
  181. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  182. #else
  183. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  184. #endif
  185. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  186. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  187. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  188. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  189. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  190. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  191. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  192. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  193. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  194. #define CONFIG_LOOPW 1 /* enable loopw command */
  195. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  196. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  197. /*-----------------------------------------------------------------------
  198. * PCI stuff
  199. *----------------------------------------------------------------------*/
  200. /* General PCI */
  201. #define CONFIG_PCI /* include pci support */
  202. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  203. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  204. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
  205. /* Board-specific PCI */
  206. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  207. #define CONFIG_DISABLE_PISE_TEST /* disable PISE test (PCIX only)*/
  208. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  209. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  210. /*-----------------------------------------------------------------------
  211. * External Bus Controller (EBC) Setup
  212. *----------------------------------------------------------------------*/
  213. #define CONFIG_SYS_FLASH0 0xFF800000
  214. #define CONFIG_SYS_FLASH1 0xFF000000
  215. #define CONFIG_SYS_FLASH2 0xFE800000
  216. #define CONFIG_SYS_FLASH3 0xFE000000
  217. #define CONFIG_SYS_USB 0xF0000000
  218. /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
  219. #define CONFIG_SYS_EBC_PB0AP 0x03050200
  220. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH0 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  221. /* Memory Bank 1 (Flash Bank 1, NOR-FLASH) initialization */
  222. #define CONFIG_SYS_EBC_PB1AP 0x03050200
  223. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FLASH1 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  224. /* Memory Bank 2 (Flash Bank 2, NOR-FLASH) initialization */
  225. #define CONFIG_SYS_EBC_PB2AP 0x03050200
  226. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FLASH2 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  227. /* Memory Bank 3 (Flash Bank 3, NOR-FLASH) initialization */
  228. #define CONFIG_SYS_EBC_PB3AP 0x03050200
  229. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_FLASH3 | 0x7A000) /* BAS=0xFF8,BS=8MB,BU=R/W,BW=16bit */
  230. /* Memory Bank 7 (USB controller) initialization */
  231. #define CONFIG_SYS_EBC_PB7AP 0x02015000
  232. #define CONFIG_SYS_EBC_PB7CR (CONFIG_SYS_USB | 0xFE000) /* BAS=0xF00,BS=128MB,BU=R/W,BW=16bit*/
  233. /*-----------------------------------------------------------------------
  234. * FLASH related
  235. *----------------------------------------------------------------------*/
  236. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  237. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  238. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH3, CONFIG_SYS_FLASH2, CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
  239. #define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */
  240. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  241. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  242. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  243. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  244. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
  245. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  246. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  247. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  248. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  249. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  250. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  251. /* Address and size of Redundant Environment Sector */
  252. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  253. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  254. /*
  255. * For booting Linux, the board info and command line data
  256. * have to be in the first 8 MB of memory, since this is
  257. * the maximum mapped by the Linux kernel during initialization.
  258. */
  259. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  260. /*
  261. * Internal Definitions
  262. *
  263. * Boot Flags
  264. */
  265. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  266. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  267. #if defined(CONFIG_CMD_KGDB)
  268. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  269. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  270. #endif
  271. #endif /* __CONFIG_H */