mx31pdk.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
  3. *
  4. * (C) Copyright 2004
  5. * Texas Instruments.
  6. * Richard Woodruff <r-woodruff2@ti.com>
  7. * Kshitij Gupta <kshitij@ti.com>
  8. *
  9. * Configuration settings for the Freescale i.MX31 PDK board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /* High Level Configuration Options */
  32. #define CONFIG_ARM1136 1 /* This is an arm1136 CPU core */
  33. #define CONFIG_MX31 1 /* in a mx31 */
  34. #define CONFIG_MX31_HCLK_FREQ 26000000
  35. #define CONFIG_MX31_CLK32 32768
  36. #define CONFIG_DISPLAY_CPUINFO
  37. #define CONFIG_DISPLAY_BOARDINFO
  38. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  39. #define CONFIG_SETUP_MEMORY_TAGS 1
  40. #define CONFIG_INITRD_TAG 1
  41. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  42. #define CONFIG_SKIP_LOWLEVEL_INIT
  43. #define CONFIG_SKIP_RELOCATE_UBOOT
  44. #endif
  45. /*
  46. * Size of malloc() pool
  47. */
  48. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
  49. /* Bytes reserved for initial data */
  50. #define CONFIG_SYS_GBL_DATA_SIZE 128
  51. /*
  52. * Hardware drivers
  53. */
  54. #define CONFIG_MXC_UART 1
  55. #define CONFIG_SYS_MX31_UART1 1
  56. #define CONFIG_HARD_SPI 1
  57. #define CONFIG_MXC_SPI 1
  58. #define CONFIG_DEFAULT_SPI_BUS 1
  59. #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_2 | SPI_CS_HIGH)
  60. #define CONFIG_RTC_MC13783 1
  61. /* MC13783 connected to CSPI2 and SS2 */
  62. #define CONFIG_MC13783_SPI_BUS 1
  63. #define CONFIG_MC13783_SPI_CS 2
  64. /* allow to overwrite serial and ethaddr */
  65. #define CONFIG_ENV_OVERWRITE
  66. #define CONFIG_CONS_INDEX 1
  67. #define CONFIG_BAUDRATE 115200
  68. #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
  69. /***********************************************************
  70. * Command definition
  71. ***********************************************************/
  72. #include <config_cmd_default.h>
  73. #define CONFIG_CMD_MII
  74. #define CONFIG_CMD_PING
  75. #define CONFIG_CMD_SPI
  76. #define CONFIG_CMD_DATE
  77. /*
  78. * Disabled due to compilation errors in cmd_bootm.c (IMLS seems to require
  79. * that CFG_NO_FLASH is undefined).
  80. */
  81. #undef CONFIG_CMD_IMLS
  82. #define CONFIG_BOOTDELAY 3
  83. #define CONFIG_EXTRA_ENV_SETTINGS \
  84. "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
  85. "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
  86. "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
  87. "bootcmd=run bootcmd_net\0" \
  88. "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
  89. "tftpboot 0x81000000 uImage-mx31; bootm\0"
  90. #define CONFIG_DRIVER_SMC911X 1
  91. #define CONFIG_DRIVER_SMC911X_BASE 0xB6000000
  92. #define CONFIG_DRIVER_SMC911X_32_BIT 1
  93. /*
  94. * Miscellaneous configurable options
  95. */
  96. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  97. #define CONFIG_SYS_PROMPT "uboot> "
  98. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  99. /* Print Buffer Size */
  100. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  101. sizeof(CONFIG_SYS_PROMPT)+16)
  102. /* max number of command args */
  103. #define CONFIG_SYS_MAXARGS 16
  104. /* Boot Argument Buffer Size */
  105. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  106. /* memtest works on */
  107. #define CONFIG_SYS_MEMTEST_START 0x80000000
  108. #define CONFIG_SYS_MEMTEST_END 0x10000
  109. /* default load address */
  110. #define CONFIG_SYS_LOAD_ADDR 0x81000000
  111. #define CONFIG_SYS_HZ 1000
  112. #define CONFIG_CMDLINE_EDITING 1
  113. /*-----------------------------------------------------------------------
  114. * Stack sizes
  115. *
  116. * The stack sizes are set up in start.S using the settings below
  117. */
  118. #define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
  119. /*-----------------------------------------------------------------------
  120. * Physical Memory Map
  121. */
  122. #define CONFIG_NR_DRAM_BANKS 1
  123. #define PHYS_SDRAM_1 CSD0_BASE
  124. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  125. /*-----------------------------------------------------------------------
  126. * FLASH and environment organization
  127. */
  128. /* No NOR flash present */
  129. #define CONFIG_SYS_NO_FLASH 1
  130. #define CONFIG_ENV_IS_NOWHERE 1
  131. #define CONFIG_ENV_SIZE (128 * 1024)
  132. /* NAND configuration for the NAND_SPL */
  133. /* Start copying real U-boot from the second page */
  134. #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x800
  135. #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x30000
  136. /* Load U-Boot to this address */
  137. #define CONFIG_SYS_NAND_U_BOOT_DST 0x87f00000
  138. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
  139. #define CONFIG_SYS_NAND_PAGE_SIZE 0x800
  140. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  141. #define CONFIG_SYS_NAND_PAGE_COUNT 64
  142. #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
  143. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
  144. /* Configuration of lowlevel_init.S (clocks and SDRAM) */
  145. #define CCM_CCMR_SETUP 0x074B0BF5
  146. #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x1ff) | PDR0_PER_PODF(7) | \
  147. PDR0_HSP_PODF(3) | PDR0_NFC_PODF(5) | \
  148. PDR0_IPG_PODF(1) | PDR0_MAX_PODF(3) | \
  149. PDR0_MCU_PODF(0))
  150. #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
  151. PLL_MFN(12))
  152. #define ESDMISC_MDDR_SETUP 0x00000004
  153. #define ESDMISC_MDDR_RESET_DL 0x0000000c
  154. #define ESDCFG0_MDDR_SETUP 0x006ac73a
  155. #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
  156. #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
  157. ESDCTL_DSIZ(2) | ESDCTL_BL(1))
  158. #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
  159. #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
  160. #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
  161. #define ESDCTL_RW ESDCTL_SETTINGS
  162. #endif /* __CONFIG_H */