mpc7448hpc2.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * Copyright (c) 2005 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2006
  5. * Alex Bounine , Tundra Semiconductor Corp.
  6. * Roy Zang , <tie-fei.zang@freescale.com> Freescale Corp.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board specific configuration options for Freescale
  28. * MPC7448HPC2 (High-Performance Computing II) (Taiga) board
  29. *
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* Board Configuration Definitions */
  34. /* MPC7448HPC2 (High-Performance Computing II) (Taiga) board */
  35. #define CONFIG_MPC7448HPC2
  36. #define CONFIG_74xx
  37. #define CONFIG_HIGH_BATS /* High BATs supported */
  38. #define CONFIG_ALTIVEC /* undef to disable */
  39. #define CONFIG_SYS_BOARD_NAME "MPC7448 HPC II"
  40. #define CONFIG_IDENT_STRING " Freescale MPC7448 HPC II"
  41. #define CONFIG_SYS_OCN_CLK 133000000 /* 133 MHz */
  42. #define CONFIG_SYS_CONFIG_BUS_CLK 133000000
  43. #define CONFIG_SYS_CLK_SPREAD /* Enable Spread-Spectrum Clock generation */
  44. #undef CONFIG_ECC /* disable ECC support */
  45. /* Board-specific Initialization Functions to be called */
  46. #define CONFIG_SYS_BOARD_ASM_INIT
  47. #define CONFIG_BOARD_EARLY_INIT_F
  48. #define CONFIG_BOARD_EARLY_INIT_R
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_HAS_ETH0
  51. #define CONFIG_HAS_ETH1
  52. #define CONFIG_ENV_OVERWRITE
  53. /*
  54. * High Level Configuration Options
  55. * (easy to change)
  56. */
  57. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */
  58. /*#define CONFIG_SYS_HUSH_PARSER */
  59. #undef CONFIG_SYS_HUSH_PARSER
  60. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  61. /* Pass open firmware flat tree */
  62. #define CONFIG_OF_LIBFDT 1
  63. #define CONFIG_OF_BOARD_SETUP 1
  64. #define OF_CPU "PowerPC,7448@0"
  65. #define OF_TSI "tsi108@c0000000"
  66. #define OF_TBCLK (bd->bi_busfreq / 8)
  67. #define OF_STDOUT_PATH "/tsi108@c0000000/serial@7808"
  68. /*
  69. * The following defines let you select what serial you want to use
  70. * for your console driver.
  71. *
  72. * what to do:
  73. * If you have hacked a serial cable onto the second DUART channel,
  74. * change the CONFIG_SYS_DUART port from 1 to 0 below.
  75. *
  76. */
  77. #define CONFIG_CONS_INDEX 1
  78. #define CONFIG_SYS_NS16550
  79. #define CONFIG_SYS_NS16550_SERIAL
  80. #define CONFIG_SYS_NS16550_REG_SIZE 1
  81. #define CONFIG_SYS_NS16550_CLK CONFIG_SYS_OCN_CLK * 8
  82. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7808)
  83. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_TSI108_CSR_RST_BASE+0x7C08)
  84. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  85. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  86. #define CONFIG_ZERO_BOOTDELAY_CHECK
  87. #undef CONFIG_BOOTARGS
  88. /* #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */
  89. #if (CONFIG_BOOTDELAY >= 0)
  90. #define CONFIG_BOOTCOMMAND "tftpboot 0x400000 zImage.initrd.elf;\
  91. setenv bootargs $(bootargs) $(bootargs_root) nfsroot=$(serverip):$(rootpath) \
  92. ip=$(ipaddr):$(serverip)$(bootargs_end); bootm 0x400000; "
  93. #define CONFIG_BOOTARGS "console=ttyS0,115200"
  94. #endif
  95. #undef CONFIG_EXTRA_ENV_SETTINGS
  96. #define CONFIG_SERIAL "No. 1"
  97. /* Networking Configuration */
  98. #define CONFIG_TSI108_ETH
  99. #define CONFIG_TSI108_ETH_NUM_PORTS 2
  100. #define CONFIG_NET_MULTI
  101. #define CONFIG_BOOTFILE zImage.initrd.elf
  102. #define CONFIG_LOADADDR 0x400000
  103. /*-------------------------------------------------------------------------- */
  104. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  105. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
  106. #undef CONFIG_WATCHDOG /* watchdog disabled */
  107. /*
  108. * BOOTP options
  109. */
  110. #define CONFIG_BOOTP_SUBNETMASK
  111. #define CONFIG_BOOTP_GATEWAY
  112. #define CONFIG_BOOTP_HOSTNAME
  113. #define CONFIG_BOOTP_BOOTPATH
  114. #define CONFIG_BOOTP_BOOTFILESIZE
  115. /*
  116. * Command line configuration.
  117. */
  118. #include <config_cmd_default.h>
  119. #define CONFIG_CMD_ASKENV
  120. #define CONFIG_CMD_CACHE
  121. #define CONFIG_CMD_PCI
  122. #define CONFIG_CMD_I2C
  123. #define CONFIG_CMD_SDRAM
  124. #define CONFIG_CMD_EEPROM
  125. #define CONFIG_CMD_FLASH
  126. #define CONFIG_CMD_SAVEENV
  127. #define CONFIG_CMD_BSP
  128. #define CONFIG_CMD_DHCP
  129. #define CONFIG_CMD_PING
  130. #define CONFIG_CMD_DATE
  131. /*set date in u-boot*/
  132. #define CONFIG_RTC_M48T35A
  133. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xfc000000
  134. #define CONFIG_SYS_NVRAM_SIZE 0x8000
  135. /*
  136. * Miscellaneous configurable options
  137. */
  138. #define CONFIG_VERSION_VARIABLE 1
  139. #define CONFIG_TSI108_I2C
  140. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  141. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C EEPROM page 1 */
  142. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  143. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  144. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  145. #if defined(CONFIG_CMD_KGDB)
  146. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  147. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  148. #else
  149. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  150. #endif
  151. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)/* Print Buffer Size */
  152. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  153. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  154. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  155. #define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */
  156. #define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */
  157. #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
  158. /*
  159. * Low Level Configuration Settings
  160. * (address mappings, register initial values, etc.)
  161. * You should know what you are doing if you make changes here.
  162. */
  163. /*-----------------------------------------------------------------------
  164. * Definitions for initial stack pointer and data area
  165. */
  166. /*
  167. * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS
  168. * To an unused memory region. The stack will remain in cache until RAM
  169. * is initialized
  170. */
  171. #undef CONFIG_SYS_INIT_RAM_LOCK
  172. #define CONFIG_SYS_INIT_RAM_ADDR 0x07d00000 /* unused memory region */
  173. #define CONFIG_SYS_INIT_RAM_END 0x4000/* larger space - we have SDRAM initialized */
  174. #define CONFIG_SYS_GBL_DATA_SIZE 128/* size in bytes reserved for init data */
  175. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  176. /*-----------------------------------------------------------------------
  177. * Start addresses for the final memory configuration
  178. * (Set up by the startup code)
  179. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  180. */
  181. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* first 256 MB of SDRAM */
  182. #define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* next 256MB of SDRAM */
  183. #define CONFIG_SYS_SDRAM2_BASE 0x40000000 /* beginning of non-cacheable alias for SDRAM - first 256MB */
  184. #define CONFIG_SYS_SDRAM3_BASE 0x50000000 /* next Non-Cacheable 256MB of SDRAM */
  185. #define CONFIG_SYS_PCI_PFM_BASE 0x80000000 /* Prefetchable (cacheable) PCI/X PFM and SDRAM OCN (128MB+128MB) */
  186. #define CONFIG_SYS_PCI_MEM32_BASE 0xE0000000 /* Non-Cacheable PCI/X MEM and SDRAM OCN (128MB+128MB) */
  187. #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 /* Base Address for (PCI/X + Flash) region */
  188. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* Base Address of Flash device */
  189. #define CONFIG_SYS_FLASH_BASE2 0xfe000000 /* Alternate Flash Base Address */
  190. #define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS */
  191. #define PCI0_IO_BASE_BOOTM 0xfd000000
  192. #define CONFIG_SYS_RESET_ADDRESS 0x3fffff00
  193. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  194. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* u-boot code base */
  195. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
  196. /* Peripheral Device section */
  197. /*
  198. * Resources on the Tsi108
  199. */
  200. #define CONFIG_SYS_TSI108_CSR_RST_BASE 0xC0000000 /* Tsi108 CSR base after reset */
  201. #define CONFIG_SYS_TSI108_CSR_BASE CONFIG_SYS_TSI108_CSR_RST_BASE /* Runtime Tsi108 CSR base */
  202. #define ENABLE_PCI_CSR_BAR /* enables access to Tsi108 CSRs from the PCI/X bus */
  203. #undef DISABLE_PBM
  204. /*
  205. * PCI stuff
  206. *
  207. */
  208. #define CONFIG_PCI /* include pci support */
  209. #define CONFIG_TSI108_PCI /* include tsi108 pci support */
  210. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  211. #define PCI_HOST_FORCE 1 /* configure as pci host */
  212. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  213. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  214. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  215. /* PCI MEMORY MAP section */
  216. /* PCI view of System Memory */
  217. #define CONFIG_SYS_PCI_MEMORY_BUS 0x00000000
  218. #define CONFIG_SYS_PCI_MEMORY_PHYS 0x00000000
  219. #define CONFIG_SYS_PCI_MEMORY_SIZE 0x80000000
  220. /* PCI Memory Space */
  221. #define CONFIG_SYS_PCI_MEM_BUS (CONFIG_SYS_PCI_MEM_PHYS)
  222. #define CONFIG_SYS_PCI_MEM_PHYS (CONFIG_SYS_PCI_MEM32_BASE) /* 0xE0000000 */
  223. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256 MB space for PCI/X Mem + SDRAM OCN */
  224. /* PCI I/O Space */
  225. #define CONFIG_SYS_PCI_IO_BUS 0x00000000
  226. #define CONFIG_SYS_PCI_IO_PHYS 0xfa000000 /* Changed from fd000000 */
  227. #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 /* 16MB */
  228. /* PCI Config Space mapping */
  229. #define CONFIG_SYS_PCI_CFG_BASE 0xfb000000 /* Changed from FE000000 */
  230. #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 /* 16MB */
  231. #define CONFIG_SYS_IBAT0U 0xFE0003FF
  232. #define CONFIG_SYS_IBAT0L 0xFE000002
  233. #define CONFIG_SYS_IBAT1U 0x00007FFF
  234. #define CONFIG_SYS_IBAT1L 0x00000012
  235. #define CONFIG_SYS_IBAT2U 0x80007FFF
  236. #define CONFIG_SYS_IBAT2L 0x80000022
  237. #define CONFIG_SYS_IBAT3U 0x00000000
  238. #define CONFIG_SYS_IBAT3L 0x00000000
  239. #define CONFIG_SYS_IBAT4U 0x00000000
  240. #define CONFIG_SYS_IBAT4L 0x00000000
  241. #define CONFIG_SYS_IBAT5U 0x00000000
  242. #define CONFIG_SYS_IBAT5L 0x00000000
  243. #define CONFIG_SYS_IBAT6U 0x00000000
  244. #define CONFIG_SYS_IBAT6L 0x00000000
  245. #define CONFIG_SYS_IBAT7U 0x00000000
  246. #define CONFIG_SYS_IBAT7L 0x00000000
  247. #define CONFIG_SYS_DBAT0U 0xE0003FFF
  248. #define CONFIG_SYS_DBAT0L 0xE000002A
  249. #define CONFIG_SYS_DBAT1U 0x00007FFF
  250. #define CONFIG_SYS_DBAT1L 0x00000012
  251. #define CONFIG_SYS_DBAT2U 0x00000000
  252. #define CONFIG_SYS_DBAT2L 0x00000000
  253. #define CONFIG_SYS_DBAT3U 0xC0000003
  254. #define CONFIG_SYS_DBAT3L 0xC000002A
  255. #define CONFIG_SYS_DBAT4U 0x00000000
  256. #define CONFIG_SYS_DBAT4L 0x00000000
  257. #define CONFIG_SYS_DBAT5U 0x00000000
  258. #define CONFIG_SYS_DBAT5L 0x00000000
  259. #define CONFIG_SYS_DBAT6U 0x00000000
  260. #define CONFIG_SYS_DBAT6L 0x00000000
  261. #define CONFIG_SYS_DBAT7U 0x00000000
  262. #define CONFIG_SYS_DBAT7L 0x00000000
  263. /* I2C addresses for the two DIMM SPD chips */
  264. #define DIMM0_I2C_ADDR 0x51
  265. #define DIMM1_I2C_ADDR 0x52
  266. /*
  267. * For booting Linux, the board info and command line data
  268. * have to be in the first 8 MB of memory, since this is
  269. * the maximum mapped by the Linux kernel during initialization.
  270. */
  271. #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
  272. /*-----------------------------------------------------------------------
  273. * FLASH organization
  274. */
  275. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Flash can be at one of two addresses */
  276. #define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
  277. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, /* CONFIG_SYS_FLASH_BASE2 */ }
  278. #define CONFIG_FLASH_CFI_DRIVER
  279. #define CONFIG_SYS_FLASH_CFI
  280. #define CONFIG_SYS_WRITE_SWAPPED_DATA
  281. #define PHYS_FLASH_SIZE 0x01000000
  282. #define CONFIG_SYS_MAX_FLASH_SECT (128)
  283. #define CONFIG_ENV_IS_IN_NVRAM
  284. #define CONFIG_ENV_ADDR 0xFC000000
  285. #define CONFIG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector */
  286. #define CONFIG_ENV_SIZE 0x00000400 /* Total Size of Environment Space */
  287. /*-----------------------------------------------------------------------
  288. * Cache Configuration
  289. */
  290. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
  291. #if defined(CONFIG_CMD_KGDB)
  292. #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  293. #endif
  294. /*-----------------------------------------------------------------------
  295. * L2CR setup -- make sure this is right for your board!
  296. * look in include/mpc74xx.h for the defines used here
  297. */
  298. #undef CONFIG_SYS_L2
  299. #define L2_INIT 0
  300. #define L2_ENABLE (L2_INIT | L2CR_L2E)
  301. /*
  302. * Internal Definitions
  303. *
  304. * Boot Flags
  305. */
  306. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  307. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  308. #define CONFIG_SYS_SERIAL_HANG_IN_EXCEPTION
  309. #endif /* __CONFIG_H */