makalu.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * Copyright (c) 2008 Nuovation System Designs, LLC
  3. * Grant Erickson <gerickson@nuovations.com>
  4. *
  5. * (C) Copyright 2007-2008
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /************************************************************************
  27. * makalu.h - configuration for AMCC Makalu (405EX)
  28. ***********************************************************************/
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*-----------------------------------------------------------------------
  32. * High Level Configuration Options
  33. *----------------------------------------------------------------------*/
  34. #define CONFIG_MAKALU 1 /* Board is Makalu */
  35. #define CONFIG_4xx 1 /* ... PPC4xx family */
  36. #define CONFIG_405EX 1 /* Specifc 405EX support*/
  37. #define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
  38. /*
  39. * Include common defines/options for all AMCC eval boards
  40. */
  41. #define CONFIG_HOSTNAME makalu
  42. #define CONFIG_ADDMISC "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0"
  43. #include "amcc-common.h"
  44. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  45. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  46. /*-----------------------------------------------------------------------
  47. * Base addresses -- Note these are effective addresses where the
  48. * actual resources get mapped (not physical addresses)
  49. *----------------------------------------------------------------------*/
  50. #define CONFIG_SYS_FLASH_BASE 0xFC000000
  51. #define CONFIG_SYS_FPGA_BASE 0xF0000000
  52. #define CONFIG_SYS_PERIPHERAL_BASE 0xEF600000 /* internal peripherals*/
  53. /*-----------------------------------------------------------------------
  54. * Initial RAM & Stack Pointer Configuration Options
  55. *
  56. * There are traditionally three options for the primordial
  57. * (i.e. initial) stack usage on the 405-series:
  58. *
  59. * 1) On-chip Memory (OCM) (i.e. SRAM)
  60. * 2) Data cache
  61. * 3) SDRAM
  62. *
  63. * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
  64. * the latter of which is less than desireable since it requires
  65. * setting up the SDRAM and ECC in assembly code.
  66. *
  67. * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
  68. * select on the External Bus Controller (EBC) and then select a
  69. * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
  70. * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
  71. * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
  72. * physical SDRAM to use (3).
  73. *-----------------------------------------------------------------------*/
  74. #define CONFIG_SYS_INIT_DCACHE_CS 4
  75. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  76. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
  77. #else
  78. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
  79. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  80. #define CONFIG_SYS_INIT_RAM_END (4 << 10) /* 4 KiB */
  81. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
  82. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  83. /*
  84. * If the data cache is being used for the primordial stack and global
  85. * data area, the POST word must be placed somewhere else. The General
  86. * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
  87. * its compare and mask register contents across reset, so it is used
  88. * for the POST word.
  89. */
  90. #if defined(CONFIG_SYS_INIT_DCACHE_CS)
  91. # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  92. # define CONFIG_SYS_POST_ALT_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
  93. #else
  94. # define CONFIG_SYS_INIT_EXTRA_SIZE 16
  95. # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
  96. # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 4)
  97. # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
  98. #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
  99. /*-----------------------------------------------------------------------
  100. * Serial Port
  101. *----------------------------------------------------------------------*/
  102. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no ext. clk */
  103. /* define this if you want console on UART1 */
  104. #undef CONFIG_UART1_CONSOLE
  105. /*-----------------------------------------------------------------------
  106. * Environment
  107. *----------------------------------------------------------------------*/
  108. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  109. /*-----------------------------------------------------------------------
  110. * FLASH related
  111. *----------------------------------------------------------------------*/
  112. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  113. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  114. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  116. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  117. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  118. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  119. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  120. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  121. #ifdef CONFIG_ENV_IS_IN_FLASH
  122. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  123. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
  124. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  125. /* Address and size of Redundant Environment Sector */
  126. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  127. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  128. #endif /* CONFIG_ENV_IS_IN_FLASH */
  129. /*-----------------------------------------------------------------------
  130. * DDR SDRAM
  131. *----------------------------------------------------------------------*/
  132. #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
  133. #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
  134. #define CONFIG_SYS_SDRAM0_MB1CF_BASE ((128 << 20) + CONFIG_SYS_SDRAM_BASE)
  135. /* DDR1/2 SDRAM Device Control Register Data Values */
  136. #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
  137. SDRAM_RXBAS_SDSZ_128MB | \
  138. SDRAM_RXBAS_SDAM_MODE2 | \
  139. SDRAM_RXBAS_SDBE_ENABLE)
  140. #define CONFIG_SYS_SDRAM0_MB1CF ((CONFIG_SYS_SDRAM0_MB1CF_BASE >> 3) | \
  141. SDRAM_RXBAS_SDSZ_128MB | \
  142. SDRAM_RXBAS_SDAM_MODE2 | \
  143. SDRAM_RXBAS_SDBE_ENABLE)
  144. #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
  145. #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
  146. #define CONFIG_SYS_SDRAM0_MCOPT1 0x04322000
  147. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  148. #define CONFIG_SYS_SDRAM0_MODT0 0x01800000
  149. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  150. #define CONFIG_SYS_SDRAM0_CODT 0x0080f837
  151. #define CONFIG_SYS_SDRAM0_RTR 0x06180000
  152. #define CONFIG_SYS_SDRAM0_INITPLR0 0xa8380000
  153. #define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
  154. #define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
  155. #define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
  156. #define CONFIG_SYS_SDRAM0_INITPLR4 0x81010404
  157. #define CONFIG_SYS_SDRAM0_INITPLR5 0x81000542
  158. #define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
  159. #define CONFIG_SYS_SDRAM0_INITPLR7 0x8D080000
  160. #define CONFIG_SYS_SDRAM0_INITPLR8 0x8D080000
  161. #define CONFIG_SYS_SDRAM0_INITPLR9 0x8D080000
  162. #define CONFIG_SYS_SDRAM0_INITPLR10 0x8D080000
  163. #define CONFIG_SYS_SDRAM0_INITPLR11 0x81000442
  164. #define CONFIG_SYS_SDRAM0_INITPLR12 0x81010780
  165. #define CONFIG_SYS_SDRAM0_INITPLR13 0x81010400
  166. #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
  167. #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
  168. #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
  169. #define CONFIG_SYS_SDRAM0_RFDC 0x00000209
  170. #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
  171. #define CONFIG_SYS_SDRAM0_DLCR 0x030000a5
  172. #define CONFIG_SYS_SDRAM0_CLKTR 0x80000000
  173. #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
  174. #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
  175. #define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
  176. #define CONFIG_SYS_SDRAM0_SDTR3 0x080b0d1a
  177. #define CONFIG_SYS_SDRAM0_MMODE 0x00000442
  178. #define CONFIG_SYS_SDRAM0_MEMODE 0x00000404
  179. /*-----------------------------------------------------------------------
  180. * I2C
  181. *----------------------------------------------------------------------*/
  182. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  183. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  184. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
  185. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  186. /* Standard DTT sensor configuration */
  187. #define CONFIG_DTT_DS1775 1
  188. #define CONFIG_DTT_SENSORS { 0 }
  189. #define CONFIG_SYS_I2C_DTT_ADDR 0x48
  190. /* RTC configuration */
  191. #define CONFIG_RTC_X1205 1
  192. #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
  193. /*-----------------------------------------------------------------------
  194. * Ethernet
  195. *----------------------------------------------------------------------*/
  196. #define CONFIG_M88E1111_PHY 1
  197. #define CONFIG_IBM_EMAC4_V4 1
  198. #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
  199. #define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
  200. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  201. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  202. #define CONFIG_HAS_ETH0 1
  203. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  204. #define CONFIG_PHY1_ADDR 0
  205. /*
  206. * Default environment variables
  207. */
  208. #define CONFIG_EXTRA_ENV_SETTINGS \
  209. CONFIG_AMCC_DEF_ENV \
  210. CONFIG_AMCC_DEF_ENV_POWERPC \
  211. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  212. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  213. "kernel_addr=fc000000\0" \
  214. "fdt_addr=fc1e0000\0" \
  215. "ramdisk_addr=fc200000\0" \
  216. "pciconfighost=1\0" \
  217. "pcie_mode=RP:RP\0" \
  218. ""
  219. /*
  220. * Commands additional to the ones defined in amcc-common.h
  221. */
  222. #define CONFIG_CMD_DATE
  223. #define CONFIG_CMD_DTT
  224. #define CONFIG_CMD_LOG
  225. #define CONFIG_CMD_PCI
  226. #define CONFIG_CMD_SNTP
  227. /* POST support */
  228. #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
  229. CONFIG_SYS_POST_CPU | \
  230. CONFIG_SYS_POST_ETHER | \
  231. CONFIG_SYS_POST_I2C | \
  232. CONFIG_SYS_POST_MEMORY | \
  233. CONFIG_SYS_POST_UART)
  234. /* Define here the base-addresses of the UARTs to test in POST */
  235. #define CONFIG_SYS_POST_UART_TABLE {UART0_BASE, UART1_BASE}
  236. #define CONFIG_LOGBUFFER
  237. #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
  238. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  239. /*-----------------------------------------------------------------------
  240. * PCI stuff
  241. *----------------------------------------------------------------------*/
  242. #define CONFIG_PCI /* include pci support */
  243. #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
  244. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  245. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  246. /*-----------------------------------------------------------------------
  247. * PCIe stuff
  248. *----------------------------------------------------------------------*/
  249. #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
  250. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
  251. #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
  252. #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
  253. #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
  254. #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
  255. #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
  256. #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
  257. #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
  258. #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
  259. /* base address of inbound PCIe window */
  260. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
  261. /*-----------------------------------------------------------------------
  262. * External Bus Controller (EBC) Setup
  263. *----------------------------------------------------------------------*/
  264. /* Memory Bank 0 (NOR-FLASH) initialization */
  265. #define CONFIG_SYS_EBC_PB0AP 0x08033700
  266. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
  267. /* Memory Bank 2 (CPLD) initialization */
  268. #define CONFIG_SYS_EBC_PB2AP 0x9400C800
  269. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
  270. #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
  271. /*-----------------------------------------------------------------------
  272. * GPIO Setup
  273. *----------------------------------------------------------------------*/
  274. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  275. { \
  276. /* GPIO Core 0 */ \
  277. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
  278. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
  279. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
  280. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
  281. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
  282. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
  283. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
  284. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
  285. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
  286. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
  287. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
  288. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
  289. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
  290. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
  291. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
  292. {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
  293. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
  294. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
  295. {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
  296. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
  297. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
  298. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
  299. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
  300. {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
  301. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
  302. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
  303. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
  304. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
  305. {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
  306. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
  307. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
  308. {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
  309. } \
  310. }
  311. #define CONFIG_SYS_GPIO_PCIE_RST 23
  312. #define CONFIG_SYS_GPIO_PCIE_CLKREQ 27
  313. #define CONFIG_SYS_GPIO_PCIE_WAKE 28
  314. #endif /* __CONFIG_H */