km8xx.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * (C) Copyright 2009
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * configuration options, keymile 8xx board specific
  25. */
  26. #ifndef __CONFIG_KM8XX_H
  27. #define __CONFIG_KM8XX_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_KM8XX 1 /* on a km8xx board */
  33. /* include common defines/options for all Keymile boards */
  34. #include "keymile-common.h"
  35. #if defined(CONFIG_KMSUPX4)
  36. #undef CONFIG_I2C_MUX /* no I2C mux on this board */
  37. #endif
  38. #define CONFIG_8xx_GCLK_FREQ 66000000
  39. #define CONFIG_SYS_SMC_UCODE_PATCH 1 /* Relocate SMC1 */
  40. #define CONFIG_SYS_SMC_DPMEM_OFFSET 0x1fc0
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #define CONFIG_SYS_SMC_RXBUFLEN 128
  43. #define CONFIG_SYS_MAXIDLE 10
  44. #define CONFIG_SYS_CPM_BOOTCOUNT_ADDR 0x1eb0 /* In case of SMC relocation,
  45. * the default value is not
  46. * working
  47. */
  48. #define BOOTFLASH_START F0000000
  49. #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
  50. #define CONFIG_PREBOOT "echo;" \
  51. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  52. "echo"
  53. #define BOOTFLASH_START F0000000
  54. #define CONFIG_PRAM 512 /* protected RAM [KBytes] */
  55. #if defined(CONFIG_MGSUVD)
  56. #define CONFIG_ENV_IVM "EEprom_ivm=pca9544a:70:4 \0"
  57. #else
  58. #define CONFIG_ENV_IVM ""
  59. #endif
  60. #define MTDIDS_DEFAULT "nor0=app"
  61. #define MTDPARTS_DEFAULT \
  62. "mtdparts=app:384k(u-boot),128k(env),128k(envred),128k(free)," \
  63. "1536k(esw0),8704k(rootfs0),1536k(esw1),2432k(rootfs1),640k(var)," \
  64. "768k(cfg)"
  65. #define CONFIG_EXTRA_ENV_SETTINGS \
  66. CONFIG_KM_DEF_ENV \
  67. "rootpath=/opt/eldk/ppc_8xx\0" \
  68. "addcon=setenv bootargs ${bootargs} " \
  69. "console=ttyCPM0,${baudrate}\0" \
  70. "mtdids=nor0=app \0" \
  71. "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0" \
  72. "partition=nor0,9 \0" \
  73. "new_env=prot off F0060000 F009FFFF; era F0060000 F009FFFF \0" \
  74. CONFIG_ENV_IVM \
  75. ""
  76. #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
  77. #define CONFIG_TIMESTAMP /* but print image timestmps */
  78. /*
  79. * Low Level Configuration Settings
  80. * (address mappings, register initial values, etc.)
  81. * You should know what you are doing if you make changes here.
  82. */
  83. /*-----------------------------------------------------------------------
  84. * Internal Memory Mapped Register
  85. */
  86. #define CONFIG_SYS_IMMR 0xFFF00000
  87. /*-----------------------------------------------------------------------
  88. * Definitions for initial stack pointer and data area (in DPRAM)
  89. */
  90. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  91. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  92. #define CONFIG_SYS_GBL_DATA_SIZE 64
  93. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  94. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  95. /*-----------------------------------------------------------------------
  96. * Start addresses for the final memory configuration
  97. * (Set up by the startup code)
  98. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  99. */
  100. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  101. #define CONFIG_SYS_FLASH_BASE 0xf0000000
  102. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* 384 kB for Monitor */
  103. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  104. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* 256 kB for malloc() */
  105. /*
  106. * For booting Linux, the board info and command line data
  107. * have to be in the first 8 MB of memory, since this is
  108. * the maximum mapped by the Linux kernel during initialization.
  109. */
  110. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  111. /*-----------------------------------------------------------------------
  112. * FLASH organization
  113. */
  114. /* max number of memory banks */
  115. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  116. #define CONFIG_SYS_FLASH_SIZE 32
  117. #define CONFIG_SYS_FLASH_CFI
  118. #define CONFIG_FLASH_CFI_DRIVER
  119. /* max num of sects on one chip */
  120. #define CONFIG_SYS_MAX_FLASH_SECT 256
  121. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* (in ms) */
  122. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* (in ms) */
  123. #define CONFIG_ENV_IS_IN_FLASH 1
  124. #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
  125. #define CONFIG_ENV_SIZE 0x04000 /* Total Size of Environment Sector */
  126. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  127. /* Address and size of Redundant Environment Sector */
  128. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  129. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  130. #define CONFIG_ENV_BUFFER_PRINT 1
  131. /*-----------------------------------------------------------------------
  132. * Cache Configuration
  133. */
  134. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  135. #if defined(CONFIG_CMD_KGDB)
  136. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  137. #endif
  138. /*-----------------------------------------------------------------------
  139. * SYPCR - System Protection Control 11-9
  140. * SYPCR can only be written once after reset!
  141. *-----------------------------------------------------------------------
  142. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  143. */
  144. #define CONFIG_SYS_SYPCR 0xffffff89
  145. /*-----------------------------------------------------------------------
  146. * SIUMCR - SIU Module Configuration 11-6
  147. *-----------------------------------------------------------------------
  148. */
  149. #if defined(CONFIG_MGSUVD)
  150. #define CONFIG_SYS_SIUMCR 0x00610480
  151. #else
  152. #define CONFIG_SYS_SIUMCR 0x00610400
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * TBSCR - Time Base Status and Control 11-26
  156. *-----------------------------------------------------------------------
  157. * Clear Reference Interrupt Status, Timebase freezing enabled
  158. */
  159. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  160. /*-----------------------------------------------------------------------
  161. * PISCR - Periodic Interrupt Status and Control 11-31
  162. *-----------------------------------------------------------------------
  163. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  164. */
  165. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  166. /*-----------------------------------------------------------------------
  167. * SCCR - System Clock and reset Control Register 15-27
  168. *-----------------------------------------------------------------------
  169. * Set clock output, timebase and RTC source and divider,
  170. * power management and some other internal clocks
  171. */
  172. #if defined(CONFIG_MGSUVD)
  173. #define SCCR_MASK 0x01800000
  174. #else
  175. #define SCCR_MASK 0x00000000
  176. #endif
  177. #define CONFIG_SYS_SCCR 0x01800000
  178. #define CONFIG_SYS_DER 0
  179. /*
  180. * Init Memory Controller:
  181. *
  182. * BR0/1 and OR0/1 (FLASH)
  183. */
  184. #define FLASH_BASE0_PRELIM 0xf0000000 /* FLASH bank #0 */
  185. /* used to re-map FLASH both when starting from SRAM or FLASH:
  186. * restrict access enough to keep SRAM working (if any)
  187. * but not too much to meddle with FLASH accesses
  188. */
  189. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  190. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  191. /*
  192. * FLASH timing: Default value of OR0 after reset
  193. */
  194. #define CONFIG_SYS_OR0_PRELIM 0xfe000954
  195. #define CONFIG_SYS_BR0_PRELIM 0xf0000401
  196. /*
  197. * BR1 and OR1 (SDRAM)
  198. *
  199. */
  200. #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
  201. #define SDRAM_MAX_SIZE (64 << 20) /* max 64 MB per bank */
  202. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  203. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  204. #define CONFIG_SYS_OR1_PRELIM 0xfc000800
  205. #define CONFIG_SYS_BR1_PRELIM (0x000000C0 | 0x01)
  206. #define CONFIG_SYS_MPTPR 0x0200
  207. /* PTB=16, AMB=001, FIXME 1 RAS precharge cycles, 1 READ loop cycle (not used),
  208. 1 Write loop Cycle (not used), 1 Timer Loop Cycle */
  209. #if defined(CONFIG_MGSUVD)
  210. #define CONFIG_SYS_MBMR 0x10964111
  211. #else
  212. #define CONFIG_SYS_MBMR 0x20964111
  213. #endif
  214. #define CONFIG_SYS_MAR 0x00000088
  215. /*
  216. * 4096 Rows from SDRAM example configuration
  217. * 1000 factor s -> ms
  218. * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
  219. * 4 Number of refresh cycles per period
  220. * 64 Refresh cycle in ms per number of rows
  221. */
  222. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
  223. /* GPIO/PIGGY on CS3 initialization values
  224. */
  225. #define CONFIG_SYS_PIGGY_BASE (0x30000000)
  226. #if defined(CONFIG_MGSUVD)
  227. #define CONFIG_SYS_OR3_PRELIM (0xfe000d24)
  228. #define CONFIG_SYS_BR3_PRELIM (0x30000401)
  229. #else
  230. #define CONFIG_SYS_OR3_PRELIM (0xf8000d26)
  231. #define CONFIG_SYS_BR3_PRELIM (0x30000401)
  232. #endif
  233. /*
  234. * Internal Definitions
  235. *
  236. * Boot Flags
  237. */
  238. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  239. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  240. #define CONFIG_SCC3_ENET
  241. #define CONFIG_ETHPRIME "SCC ETHERNET"
  242. #define CONFIG_HAS_ETH0
  243. /* pass open firmware flat tree */
  244. #define CONFIG_OF_LIBFDT 1
  245. #define CONFIG_OF_BOARD_SETUP 1
  246. #define OF_STDOUT_PATH "/soc/cpm/serial@a80"
  247. /* enable I2C and select the hardware/software driver */
  248. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  249. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  250. /* I2C speed and slave address */
  251. #define CONFIG_SYS_I2C_SPEED 50000
  252. #define CONFIG_SYS_I2C_SLAVE 0x7F
  253. #define I2C_SOFT_DECLARATIONS
  254. /*
  255. * Software (bit-bang) I2C driver configuration
  256. */
  257. #define I2C_BASE_DIR ((u16 *)(CONFIG_SYS_PIGGY_BASE + 0x04))
  258. #define I2C_BASE_PORT ((u8 *)(CONFIG_SYS_PIGGY_BASE + 0x09))
  259. #define SDA_BIT 0x40
  260. #define SCL_BIT 0x80
  261. #define SDA_CONF 0x1000
  262. #define SCL_CONF 0x2000
  263. #define I2C_ACTIVE do {} while (0)
  264. #define I2C_TRISTATE do {} while (0)
  265. #define I2C_READ ((in_8(I2C_BASE_PORT) & SDA_BIT) == SDA_BIT)
  266. #define I2C_SDA(bit) if(bit) { \
  267. clrbits(be16, I2C_BASE_DIR, SDA_CONF); \
  268. } else { \
  269. clrbits(8, I2C_BASE_PORT, SDA_BIT); \
  270. setbits(be16, I2C_BASE_DIR, SDA_CONF); \
  271. }
  272. #define I2C_SCL(bit) if(bit) { \
  273. clrbits(be16, I2C_BASE_DIR, SCL_CONF); \
  274. } else { \
  275. clrbits(8, I2C_BASE_PORT, SCL_BIT); \
  276. setbits(be16, I2C_BASE_DIR, SCL_CONF); \
  277. }
  278. #define I2C_DELAY udelay(50) /* 1/4 I2C clock duration */
  279. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  280. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  281. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  282. #if defined(CONFIG_MGSUVD)
  283. #define CONFIG_DTT_SENSORS {0, 2, 4, 6} /* Sensor addresses */
  284. #else
  285. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  286. #endif
  287. #define CONFIG_SYS_DTT_MAX_TEMP 70
  288. #define CONFIG_SYS_DTT_LOW_TEMP -30
  289. #define CONFIG_SYS_DTT_HYSTERESIS 3
  290. #define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
  291. #endif /* __CONFIG_KM8XX_H */