hmi1001.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_HMI1001 1 /* HMI1001 board */
  32. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CONFIG_BOARD_EARLY_INIT_R
  36. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  37. /*
  38. * Serial console configuration
  39. */
  40. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  41. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  42. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  43. /* Partitions */
  44. #define CONFIG_DOS_PARTITION
  45. /*
  46. * BOOTP options
  47. */
  48. #define CONFIG_BOOTP_BOOTFILESIZE
  49. #define CONFIG_BOOTP_BOOTPATH
  50. #define CONFIG_BOOTP_GATEWAY
  51. #define CONFIG_BOOTP_HOSTNAME
  52. /*
  53. * Command line configuration.
  54. */
  55. #include <config_cmd_default.h>
  56. #define CONFIG_CMD_DATE
  57. #define CONFIG_CMD_DISPLAY
  58. #define CONFIG_CMD_DHCP
  59. #define CONFIG_CMD_EEPROM
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_IDE
  62. #define CONFIG_CMD_NFS
  63. #define CONFIG_CMD_PCI
  64. #define CONFIG_CMD_SNTP
  65. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  66. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  67. # define CONFIG_SYS_LOWBOOT 1
  68. #endif
  69. /*
  70. * Autobooting
  71. */
  72. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  73. #define CONFIG_PREBOOT "echo;" \
  74. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  75. "echo"
  76. #undef CONFIG_BOOTARGS
  77. #define CONFIG_EXTRA_ENV_SETTINGS \
  78. "netdev=eth0\0" \
  79. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  80. "nfsroot=${serverip}:${rootpath}\0" \
  81. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  82. "addip=setenv bootargs ${bootargs} " \
  83. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  84. ":${hostname}:${netdev}:off panic=1\0" \
  85. "flash_nfs=run nfsargs addip;" \
  86. "bootm ${kernel_addr}\0" \
  87. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  88. "rootpath=/opt/eldk/ppc_82xx\0" \
  89. ""
  90. #define CONFIG_BOOTCOMMAND "run net_nfs"
  91. #define CONFIG_MISC_INIT_R 1
  92. /*
  93. * IPB Bus clocking configuration.
  94. */
  95. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  96. /*
  97. * I2C configuration
  98. */
  99. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  100. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  101. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  102. #define CONFIG_SYS_I2C_SLAVE 0x7F
  103. /*
  104. * EEPROM configuration
  105. */
  106. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  107. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  108. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  109. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  110. /*
  111. * RTC configuration
  112. */
  113. #define CONFIG_RTC_PCF8563
  114. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  115. /*
  116. * Flash configuration
  117. */
  118. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  119. #define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
  120. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
  121. #define CONFIG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  122. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  123. (= chip selects) */
  124. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  125. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  126. #define CONFIG_FLASH_CFI_DRIVER
  127. #define CONFIG_SYS_FLASH_CFI
  128. #define CONFIG_SYS_FLASH_EMPTY_INFO
  129. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  130. /*
  131. * Environment settings
  132. */
  133. #define CONFIG_ENV_IS_IN_FLASH 1
  134. #define CONFIG_ENV_SIZE 0x4000
  135. #define CONFIG_ENV_SECT_SIZE 0x20000
  136. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
  137. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  138. /*
  139. * Memory map
  140. */
  141. #define CONFIG_SYS_MBAR 0xF0000000
  142. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  143. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  144. #define CONFIG_SYS_DISPLAY_BASE 0x80600000
  145. #define CONFIG_SYS_STATUS1_BASE 0x80600200
  146. #define CONFIG_SYS_STATUS2_BASE 0x80600300
  147. /* Settings for XLB = 132 MHz */
  148. #define SDRAM_DDR 1
  149. #define SDRAM_MODE 0x018D0000
  150. #define SDRAM_EMODE 0x40090000
  151. #define SDRAM_CONTROL 0x714f0f00
  152. #define SDRAM_CONFIG1 0x73722930
  153. #define SDRAM_CONFIG2 0x47770000
  154. #define SDRAM_TAPDELAY 0x10000000
  155. /* Use ON-Chip SRAM until RAM will be available */
  156. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  157. #ifdef CONFIG_POST
  158. /* preserve space for the post_word at end of on-chip SRAM */
  159. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  160. #else
  161. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  162. #endif
  163. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  164. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  165. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  166. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  167. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  168. # define CONFIG_SYS_RAMBOOT 1
  169. #endif
  170. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  171. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  172. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  173. /*
  174. * Ethernet configuration
  175. */
  176. #define CONFIG_MPC5xxx_FEC 1
  177. #define CONFIG_MPC5xxx_FEC_MII100
  178. #define CONFIG_PHY_ADDR 0x00
  179. #define CONFIG_MII 1 /* MII PHY management */
  180. /*
  181. * GPIO configuration
  182. */
  183. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
  184. /*
  185. * Miscellaneous configurable options
  186. */
  187. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  188. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  189. #if defined(CONFIG_CMD_KGDB)
  190. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  191. #else
  192. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  193. #endif
  194. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  195. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  196. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  197. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  198. #if defined(CONFIG_CMD_KGDB)
  199. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  200. #endif
  201. /* Enable an alternate, more extensive memory test */
  202. #define CONFIG_SYS_ALT_MEMTEST
  203. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  204. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  205. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  206. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  207. /*
  208. * Enable loopw command.
  209. */
  210. #define CONFIG_LOOPW
  211. /*
  212. * Various low-level settings
  213. */
  214. #if defined(CONFIG_MPC5200)
  215. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  216. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  217. #else
  218. #define CONFIG_SYS_HID0_INIT 0
  219. #define CONFIG_SYS_HID0_FINAL 0
  220. #endif
  221. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  222. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  223. #define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
  224. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  225. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  226. /* 8Mbit SRAM @0x80100000 */
  227. #define CONFIG_SYS_CS1_START 0x80100000
  228. #define CONFIG_SYS_CS1_SIZE 0x00100000
  229. #define CONFIG_SYS_CS1_CFG 0x19B00
  230. /* FRAM 32Kbyte @0x80700000 */
  231. #define CONFIG_SYS_CS2_START 0x80700000
  232. #define CONFIG_SYS_CS2_SIZE 0x00008000
  233. #define CONFIG_SYS_CS2_CFG 0x19800
  234. /* Display H1, Status Inputs, EPLD @0x80600000 */
  235. #define CONFIG_SYS_CS3_START 0x80600000
  236. #define CONFIG_SYS_CS3_SIZE 0x00100000
  237. #define CONFIG_SYS_CS3_CFG 0x00019800
  238. #define CONFIG_SYS_CS_BURST 0x00000000
  239. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  240. /*-----------------------------------------------------------------------
  241. * IDE/ATA stuff Supports IDE harddisk
  242. *-----------------------------------------------------------------------
  243. */
  244. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  245. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  246. #undef CONFIG_IDE_LED /* LED for ide not supported */
  247. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  248. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  249. #define CONFIG_IDE_PREINIT 1
  250. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  251. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  252. /* Offset for data I/O */
  253. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  254. /* Offset for normal register accesses */
  255. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  256. /* Offset for alternate registers */
  257. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  258. /* Interval between registers */
  259. #define CONFIG_SYS_ATA_STRIDE 4
  260. #define CONFIG_ATAPI 1
  261. #define CONFIG_VIDEO_SMI_LYNXEM
  262. #define CONFIG_CFB_CONSOLE
  263. #define CONFIG_VGA_AS_SINGLE_DEVICE
  264. #define CONFIG_VIDEO_LOGO
  265. /*
  266. * PCI Mapping:
  267. * 0x40000000 - 0x4fffffff - PCI Memory
  268. * 0x50000000 - 0x50ffffff - PCI IO Space
  269. */
  270. #define CONFIG_PCI 1
  271. #define CONFIG_PCI_PNP 1
  272. #define CONFIG_PCI_SCAN_SHOW 1
  273. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  274. #define CONFIG_PCI_MEM_BUS 0x40000000
  275. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  276. #define CONFIG_PCI_MEM_SIZE 0x10000000
  277. #define CONFIG_PCI_IO_BUS 0x50000000
  278. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  279. #define CONFIG_PCI_IO_SIZE 0x01000000
  280. #define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
  281. /*---------------------------------------------------------------------*/
  282. /* Display addresses */
  283. /*---------------------------------------------------------------------*/
  284. #define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
  285. #define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
  286. #endif /* __CONFIG_H */