ep8248.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * Copyright (C) 2004 Arabella Software Ltd.
  3. * Yuli Barcohen <yuli@arabellasw.com>
  4. *
  5. * U-Boot configuration for Embedded Planet EP8248 boards.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #define CONFIG_MPC8248
  28. #define CPU_ID_STR "MPC8248"
  29. #define CONFIG_EP8248 /* Embedded Planet EP8248 board */
  30. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  31. /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */
  32. #define CONFIG_ENV_OVERWRITE
  33. /*
  34. * Select serial console configuration
  35. *
  36. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  37. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  38. * for SCC).
  39. */
  40. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  41. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  42. #undef CONFIG_CONS_NONE /* It's not on external UART */
  43. #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */
  44. #define CONFIG_SYS_BCSR 0xFA000000
  45. /*
  46. * Select ethernet configuration
  47. *
  48. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  49. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  50. * SCC, 1-3 for FCC)
  51. *
  52. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  53. * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
  54. * must be unset.
  55. */
  56. #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */
  57. #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */
  58. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  59. #ifdef CONFIG_ETHER_ON_FCC
  60. #define CONFIG_ETHER_INDEX 1 /* FCC1 is used for Ethernet */
  61. #if (CONFIG_ETHER_INDEX == 1)
  62. /* - Rx clock is CLK10
  63. * - Tx clock is CLK11
  64. * - BDs/buffers on 60x bus
  65. * - Full duplex
  66. */
  67. #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
  68. #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF1CS_CLK10 | CMXFCR_TF1CS_CLK11)
  69. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  70. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  71. #elif (CONFIG_ETHER_INDEX == 2)
  72. /* - Rx clock is CLK13
  73. * - Tx clock is CLK14
  74. * - BDs/buffers on 60x bus
  75. * - Full duplex
  76. */
  77. #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  78. #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  79. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  80. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  81. #endif /* CONFIG_ETHER_INDEX */
  82. #define CONFIG_MII /* MII PHY management */
  83. #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */
  84. /*
  85. * GPIO pins used for bit-banged MII communications
  86. */
  87. #define MDIO_PORT 0 /* Not used - implemented in BCSR */
  88. #define MDIO_ACTIVE (*(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFB)
  89. #define MDIO_TRISTATE (*(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x04)
  90. #define MDIO_READ (*(vu_char *)(CONFIG_SYS_BCSR + 8) & 1)
  91. #define MDIO(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x01; \
  92. else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFE
  93. #define MDC(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x02; \
  94. else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFD
  95. #define MIIDELAY udelay(1)
  96. #endif /* CONFIG_ETHER_ON_FCC */
  97. #ifndef CONFIG_8260_CLKIN
  98. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  99. #endif
  100. #define CONFIG_BAUDRATE 38400
  101. /*
  102. * BOOTP options
  103. */
  104. #define CONFIG_BOOTP_BOOTFILESIZE
  105. #define CONFIG_BOOTP_BOOTPATH
  106. #define CONFIG_BOOTP_GATEWAY
  107. #define CONFIG_BOOTP_HOSTNAME
  108. /*
  109. * Command line configuration.
  110. */
  111. #include <config_cmd_default.h>
  112. #define CONFIG_CMD_DHCP
  113. #define CONFIG_CMD_ECHO
  114. #define CONFIG_CMD_I2C
  115. #define CONFIG_CMD_IMMAP
  116. #define CONFIG_CMD_MII
  117. #define CONFIG_CMD_PING
  118. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  119. #define CONFIG_BOOTCOMMAND "bootm FF860000" /* autoboot command */
  120. #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:7M(root),-(root)ro"
  121. #if defined(CONFIG_CMD_KGDB)
  122. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  123. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  124. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  125. #define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */
  126. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  127. #endif
  128. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  129. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  130. /*
  131. * Miscellaneous configurable options
  132. */
  133. #define CONFIG_SYS_HUSH_PARSER
  134. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  135. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  136. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  137. #if defined(CONFIG_CMD_KGDB)
  138. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  139. #else
  140. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  141. #endif
  142. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  143. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  144. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  145. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  146. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  147. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  148. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  149. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  150. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  151. #define CONFIG_SYS_FLASH_CFI
  152. #define CONFIG_FLASH_CFI_DRIVER
  153. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
  154. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  155. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  156. #if defined(CONFIG_CMD_JFFS2)
  157. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  158. #define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS
  159. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0
  160. #define CONFIG_SYS_JFFS2_LAST_SECTOR 62
  161. #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS
  162. #define CONFIG_SYS_JFFS_CUSTOM_PART
  163. #endif
  164. #if defined(CONFIG_CMD_I2C)
  165. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  166. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  167. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */
  168. #endif
  169. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  170. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  171. #define CONFIG_SYS_RAMBOOT
  172. #endif
  173. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  174. #define CONFIG_ENV_IS_IN_FLASH
  175. #ifdef CONFIG_ENV_IS_IN_FLASH
  176. #define CONFIG_ENV_SECT_SIZE 0x20000
  177. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  178. #endif /* CONFIG_ENV_IS_IN_FLASH */
  179. #define CONFIG_SYS_DEFAULT_IMMR 0x00010000
  180. #define CONFIG_SYS_IMMR 0xF0000000
  181. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  182. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  183. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  184. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  185. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  186. /* Hard reset configuration word */
  187. #define CONFIG_SYS_HRCW_MASTER 0x0C40025A /* Not used - provided by FPGA */
  188. /* No slaves */
  189. #define CONFIG_SYS_HRCW_SLAVE1 0
  190. #define CONFIG_SYS_HRCW_SLAVE2 0
  191. #define CONFIG_SYS_HRCW_SLAVE3 0
  192. #define CONFIG_SYS_HRCW_SLAVE4 0
  193. #define CONFIG_SYS_HRCW_SLAVE5 0
  194. #define CONFIG_SYS_HRCW_SLAVE6 0
  195. #define CONFIG_SYS_HRCW_SLAVE7 0
  196. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  197. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  198. #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  199. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  200. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  201. #if defined(CONFIG_CMD_KGDB)
  202. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  203. #endif
  204. #define CONFIG_SYS_HID0_INIT 0
  205. #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  206. #define CONFIG_SYS_HID2 0
  207. #define CONFIG_SYS_SIUMCR 0x01240200
  208. #define CONFIG_SYS_SYPCR 0xFFFF0683
  209. #define CONFIG_SYS_BCR 0x00000000
  210. #define CONFIG_SYS_SCCR SCCR_DFBRG01
  211. #define CONFIG_SYS_RMR RMR_CSRE
  212. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  213. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  214. #define CONFIG_SYS_RCCR 0
  215. #define CONFIG_SYS_MPTPR 0x1300
  216. #define CONFIG_SYS_PSDMR 0x82672522
  217. #define CONFIG_SYS_PSRT 0x4B
  218. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  219. #define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00001841)
  220. #define CONFIG_SYS_SDRAM_OR 0xFF0030C0
  221. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801)
  222. #define CONFIG_SYS_OR0_PRELIM 0xFF8008C2
  223. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_BCSR | 0x00000801)
  224. #define CONFIG_SYS_OR2_PRELIM 0xFFF00864
  225. #define CONFIG_SYS_RESET_ADDRESS 0xC0000000
  226. #endif /* __CONFIG_H */