digsy_mtc.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2005-2007
  6. * Modified for InterControl digsyMTC MPC5200 board by
  7. * Frank Bodammer, GCD Hard- & Software GmbH,
  8. * frank.bodammer@gcd-solutions.de
  9. *
  10. * (C) Copyright 2009 Semihalf
  11. * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software\; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation\; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY\; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program\; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. */
  36. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  37. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  38. #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
  39. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
  40. #define BOOTFLAG_COLD 0x01
  41. #define BOOTFLAG_WARM 0x02
  42. #define CONFIG_SYS_CACHELINE_SIZE 32
  43. /*
  44. * Serial console configuration
  45. */
  46. #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
  47. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  48. #define CONFIG_SYS_BAUDRATE_TABLE \
  49. { 9600, 19200, 38400, 57600, 115200, 230400 }
  50. /*
  51. * PCI Mapping:
  52. * 0x40000000 - 0x4fffffff - PCI Memory
  53. * 0x50000000 - 0x50ffffff - PCI IO Space
  54. */
  55. #define CONFIG_PCI 1
  56. #define CONFIG_PCI_PNP 1
  57. #define CONFIG_PCI_SCAN_SHOW 1
  58. #define CONFIG_PCI_MEM_BUS 0x40000000
  59. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  60. #define CONFIG_PCI_MEM_SIZE 0x10000000
  61. #define CONFIG_PCI_IO_BUS 0x50000000
  62. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  63. #define CONFIG_PCI_IO_SIZE 0x01000000
  64. /*
  65. * Partitions
  66. */
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_BZIP2
  69. /*
  70. * Command line configuration.
  71. */
  72. #include <config_cmd_default.h>
  73. #define CONFIG_CMD_DFL
  74. #define CONFIG_CMD_CACHE
  75. #define CONFIG_CMD_DATE
  76. #define CONFIG_CMD_DHCP
  77. #define CONFIG_CMD_DIAG
  78. #define CONFIG_CMD_EEPROM
  79. #define CONFIG_CMD_ELF
  80. #define CONFIG_CMD_EXT2
  81. #define CONFIG_CMD_FAT
  82. #define CONFIG_CMD_I2C
  83. #define CONFIG_CMD_IDE
  84. #define CONFIG_CMD_IRQ
  85. #define CONFIG_CMD_MII
  86. #define CONFIG_CMD_PCI
  87. #define CONFIG_CMD_PING
  88. #define CONFIG_CMD_REGINFO
  89. #define CONFIG_CMD_SAVES
  90. #define CONFIG_CMD_SPI
  91. #define CONFIG_CMD_USB
  92. #if (TEXT_BASE == 0xFF000000)
  93. #define CONFIG_SYS_LOWBOOT 1
  94. #endif
  95. /*
  96. * Autobooting
  97. */
  98. #define CONFIG_BOOTDELAY 1
  99. #undef CONFIG_BOOTARGS
  100. #define CONFIG_EXTRA_ENV_SETTINGS \
  101. "netdev=eth0\0" \
  102. "console=ttyPSC0\0" \
  103. "kernel_addr_r=400000\0" \
  104. "fdt_addr_r=600000\0" \
  105. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  106. "nfsroot=${serverip}:${rootpath}\0" \
  107. "addip=setenv bootargs ${bootargs} " \
  108. "ip=${ipaddr}:${serverip}:${gatewayip}:"\
  109. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  110. "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
  111. "rootpath=/opt/eldk/ppc_6xx\0" \
  112. "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
  113. "tftp ${fdt_addr_r} ${fdt_file};" \
  114. "run nfsargs addip addcons;" \
  115. "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
  116. "load=tftp 200000 ${u-boot}\0" \
  117. "update=protect off FFF00000 +${filesize};" \
  118. "erase FFF00000 +${filesize};" \
  119. "cp.b 200000 FFF00000 ${filesize};" \
  120. "protect on FFF00000 +${filesize}\0" \
  121. ""
  122. /*
  123. * SPI configuration
  124. */
  125. #define CONFIG_HARD_SPI 1
  126. #define CONFIG_MPC52XX_SPI 1
  127. /*
  128. * I2C configuration
  129. */
  130. #define CONFIG_HARD_I2C 1
  131. #define CONFIG_SYS_I2C_MODULE 1
  132. #define CONFIG_SYS_I2C_SPEED 100000
  133. #define CONFIG_SYS_I2C_SLAVE 0x7F
  134. /*
  135. * EEPROM configuration
  136. */
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  139. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  140. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  141. /*
  142. * RTC configuration
  143. */
  144. #define CONFIG_RTC_DS1337
  145. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  146. /*
  147. * Flash configuration
  148. */
  149. #define CONFIG_SYS_FLASH_CFI 1
  150. #define CONFIG_FLASH_CFI_DRIVER 1
  151. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  152. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  153. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  154. #define CONFIG_SYS_MAX_FLASH_SECT 256
  155. #define CONFIG_FLASH_16BIT
  156. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  157. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  158. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
  159. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  160. #define CONFIG_OF_LIBFDT 1
  161. #define CONFIG_OF_BOARD_SETUP 1
  162. #define OF_CPU "PowerPC,5200@0"
  163. #define OF_SOC "soc5200@f0000000"
  164. #define OF_TBCLK (bd->bi_busfreq / 4)
  165. #define CONFIG_BOARD_EARLY_INIT_R
  166. #define CONFIG_MISC_INIT_R
  167. /*
  168. * Environment settings
  169. */
  170. #define CONFIG_ENV_IS_IN_FLASH 1
  171. #if defined(CONFIG_LOWBOOT)
  172. #define CONFIG_ENV_ADDR 0xFF060000
  173. #else /* CONFIG_LOWBOOT */
  174. #define CONFIG_ENV_ADDR 0xFFF60000
  175. #endif /* CONFIG_LOWBOOT */
  176. #define CONFIG_ENV_SIZE 0x10000
  177. #define CONFIG_ENV_SECT_SIZE 0x20000
  178. #define CONFIG_ENV_OVERWRITE 1
  179. /*
  180. * Memory map
  181. */
  182. #define CONFIG_SYS_MBAR 0xF0000000
  183. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  184. #if !defined(CONFIG_SYS_LOWBOOT)
  185. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  186. #else
  187. #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
  188. #endif
  189. /*
  190. * Use SRAM until RAM will be available
  191. */
  192. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  193. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  194. #define CONFIG_SYS_GBL_DATA_SIZE 4096
  195. #define CONFIG_SYS_GBL_DATA_OFFSET \
  196. (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  197. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  198. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  199. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  200. #define CONFIG_SYS_RAMBOOT 1
  201. #endif
  202. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  203. #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
  204. #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
  205. /*
  206. * Ethernet configuration
  207. */
  208. #define CONFIG_MPC5xxx_FEC 1
  209. #define CONFIG_MPC5xxx_FEC_MII100
  210. #define CONFIG_PHY_ADDR 0x00
  211. #define CONFIG_PHY_RESET_DELAY 1000
  212. #define CONFIG_NETCONSOLE /* include NetConsole support */
  213. /*
  214. * GPIO configuration
  215. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
  216. * Bit 0 (mask 0x80000000) : 0x1
  217. * SPI on Tmr2/3/4/5 pins
  218. * Bit 2:3 (mask 0x30000000) : 0x2
  219. * ATA cs0/1 on csb_4/5
  220. * Bit 6:7 (mask 0x03000000) : 0x2
  221. * Ethernet 100Mbit with MD
  222. * Bits 12:15 (mask 0x000f0000): 0x5
  223. * USB - Two UARTs
  224. * Bits 18:19 (mask 0x00003000) : 0x2
  225. * PSC3 - USB2 on PSC3
  226. * Bits 20:23 (mask 0x00000f00) : 0x1
  227. * PSC2 - CAN1&2 on PSC2 pins
  228. * Bits 25:27 (mask 0x00000070) : 0x1
  229. * PSC1 - AC97 functionality
  230. * Bits 29:31 (mask 0x00000007) : 0x2
  231. */
  232. #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
  233. /*
  234. * Miscellaneous configurable options
  235. */
  236. #define CONFIG_SYS_LONGHELP
  237. #define CONFIG_AUTO_COMPLETE 1
  238. #define CONFIG_SYS_PROMPT "=> "
  239. #define CONFIG_SYS_HUSH_PARSER
  240. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  241. #define CONFIG_AUTOBOOT_KEYED
  242. #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
  243. #define CONFIG_AUTOBOOT_DELAY_STR " "
  244. #define CONFIG_LOOPW 1
  245. #define CONFIG_MX_CYCLIC 1
  246. #define CONFIG_ZERO_BOOTDELAY_CHECK
  247. #define CONFIG_SYS_CBSIZE 1024
  248. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  249. #define CONFIG_SYS_MAXARGS 32
  250. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  251. #define CONFIG_SYS_ALT_MEMTEST
  252. #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
  253. #define CONFIG_SYS_MEMTEST_START 0x00010000
  254. #define CONFIG_SYS_MEMTEST_END 0x019fffff
  255. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  256. #define CONFIG_SYS_HZ 1000
  257. /*
  258. * Various low-level settings
  259. */
  260. #define CONFIG_SYS_SDRAM_CS1 1
  261. #define CONFIG_SYS_XLB_PIPELINING 1
  262. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  263. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  264. #if defined(CONFIG_SYS_LOWBOOT)
  265. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  266. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  267. #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
  268. #endif
  269. #define CONFIG_SYS_CS4_START 0x60000000
  270. #define CONFIG_SYS_CS4_SIZE 0x1000
  271. #define CONFIG_SYS_CS4_CFG 0x0008FC00
  272. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  273. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  274. #define CONFIG_SYS_CS0_CFG 0x0002DD00
  275. #define CONFIG_SYS_CS_BURST 0x00000000
  276. #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
  277. #if !defined(CONFIG_SYS_LOWBOOT)
  278. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  279. #else
  280. #define CONFIG_SYS_RESET_ADDRESS 0xff000100
  281. #endif
  282. /*
  283. * USB
  284. */
  285. #define CONFIG_USB_OHCI_NEW
  286. #define CONFIG_SYS_OHCI_BE_CONTROLLER
  287. #define CONFIG_USB_STORAGE
  288. #define CONFIG_USB_CLOCK 0x00013333
  289. #define CONFIG_USB_CONFIG 0x00002000
  290. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  291. #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
  292. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
  293. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  294. /*
  295. * IDE/ATA
  296. */
  297. #define CONFIG_IDE_RESET
  298. #define CONFIG_IDE_PREINIT
  299. #define CONFIG_SYS_ATA_CS_ON_I2C2
  300. #define CONFIG_SYS_IDE_MAXBUS 1
  301. #define CONFIG_SYS_IDE_MAXDEVICE 1
  302. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  303. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  304. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  305. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  306. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  307. #define CONFIG_SYS_ATA_STRIDE 4
  308. #define CONFIG_ATAPI 1
  309. #define CONFIG_LBA48 1
  310. #endif /* __CONFIG_H */