debris.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /* Environments */
  30. /* bootargs */
  31. #define CONFIG_BOOTARGS \
  32. "console=ttyS0,9600 init=/linuxrc " \
  33. "root=/dev/nfs rw nfsroot=192.168.0.1:" \
  34. "/tftpboot/target " \
  35. "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
  36. "255.255.255.0:debris:eth0:none " \
  37. "mtdparts=phys:12m(root),-(kernel)"
  38. /* bootcmd */
  39. #define CONFIG_BOOTCOMMAND \
  40. "tftp 800000 pImage; " \
  41. "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
  42. "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  43. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  44. "${netmask}:${hostname}:eth0:none " \
  45. "mtdparts=phys:12m(root),-(kernel); " \
  46. "bootm 800000"
  47. /* bootdelay */
  48. #define CONFIG_BOOTDELAY 5 /* autoboot 5s */
  49. /* baudrate */
  50. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  51. /* loads_echo */
  52. #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
  53. /* ethaddr */
  54. #undef CONFIG_ETHADDR
  55. /* eth2addr */
  56. #undef CONFIG_ETH2ADDR
  57. /* eth3addr */
  58. #undef CONFIG_ETH3ADDR
  59. /* ipaddr */
  60. #define CONFIG_IPADDR 192.168.0.2
  61. /* serverip */
  62. #define CONFIG_SERVERIP 192.168.0.1
  63. /* autoload */
  64. #undef CONFIG_SYS_AUTOLOAD
  65. /* rootpath */
  66. #define CONFIG_ROOTPATH /tftpboot/target
  67. /* gatewayip */
  68. #define CONFIG_GATEWAYIP 192.168.0.1
  69. /* netmask */
  70. #define CONFIG_NETMASK 255.255.255.0
  71. /* hostname */
  72. #define CONFIG_HOSTNAME debris
  73. /* bootfile */
  74. #define CONFIG_BOOTFILE pImage
  75. /* loadaddr */
  76. #define CONFIG_LOADADDR 800000
  77. /* preboot */
  78. #undef CONFIG_PREBOOT
  79. /* clocks_in_mhz */
  80. #undef CONFIG_CLOCKS_IN_MHZ
  81. /*
  82. * High Level Configuration Options
  83. * (easy to change)
  84. */
  85. #define CONFIG_MPC824X 1
  86. #define CONFIG_MPC8245 1
  87. #define CONFIG_DEBRIS 1
  88. #if 0
  89. #define USE_DINK32 1
  90. #else
  91. #undef USE_DINK32
  92. #endif
  93. #define CONFIG_CONS_INDEX 1
  94. #define CONFIG_BAUDRATE 9600
  95. #define CONFIG_DRAM_SPEED 100 /* MHz */
  96. /*
  97. * BOOTP options
  98. */
  99. #define CONFIG_BOOTP_BOOTFILESIZE
  100. #define CONFIG_BOOTP_BOOTPATH
  101. #define CONFIG_BOOTP_GATEWAY
  102. #define CONFIG_BOOTP_HOSTNAME
  103. /*
  104. * Command line configuration.
  105. */
  106. #include <config_cmd_default.h>
  107. #define CONFIG_CMD_ASKENV
  108. #define CONFIG_CMD_CACHE
  109. #define CONFIG_CMD_DATE
  110. #define CONFIG_CMD_DHCP
  111. #define CONFIG_CMD_DIAG
  112. #define CONFIG_CMD_EEPROM
  113. #define CONFIG_CMD_ELF
  114. #define CONFIG_CMD_I2C
  115. #define CONFIG_CMD_JFFS2
  116. #define CONFIG_CMD_KGBD
  117. #define CONFIG_CMD_PCI
  118. #define CONFIG_CMD_PING
  119. #define CONFIG_CMD_SAVES
  120. #define CONFIG_CMD_SDRAM
  121. /*
  122. * Miscellaneous configurable options
  123. */
  124. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  125. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  126. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  127. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  128. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  130. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  131. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  132. /*-----------------------------------------------------------------------
  133. * PCI stuff
  134. *-----------------------------------------------------------------------
  135. */
  136. #define CONFIG_PCI /* include pci support */
  137. #define CONFIG_PCI_PNP
  138. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  139. #define CONFIG_EEPRO100
  140. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  141. #define CONFIG_EEPRO100_SROM_WRITE
  142. #define PCI_ENET0_IOADDR 0x80000000
  143. #define PCI_ENET0_MEMADDR 0x80000000
  144. #define PCI_ENET1_IOADDR 0x81000000
  145. #define PCI_ENET1_MEMADDR 0x81000000
  146. /*-----------------------------------------------------------------------
  147. * Start addresses for the final memory configuration
  148. * (Set up by the startup code)
  149. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  150. */
  151. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  152. #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
  153. #define CONFIG_VERY_BIG_RAM
  154. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  155. #if defined (USE_DINK32)
  156. #define CONFIG_SYS_MONITOR_LEN 0x00040000
  157. #define CONFIG_SYS_MONITOR_BASE 0x00090000
  158. #define CONFIG_SYS_RAMBOOT 1
  159. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  160. #define CONFIG_SYS_INIT_RAM_END 0x10000
  161. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  162. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  163. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  164. #else
  165. #undef CONFIG_SYS_RAMBOOT
  166. #define CONFIG_SYS_MONITOR_LEN 0x00040000
  167. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  168. /*#define CONFIG_SYS_GBL_DATA_SIZE 256*/
  169. #define CONFIG_SYS_GBL_DATA_SIZE 128
  170. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  171. #define CONFIG_SYS_INIT_RAM_END 0x1000
  172. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  173. #endif
  174. #define CONFIG_SYS_FLASH_BASE 0x7C000000
  175. #define CONFIG_SYS_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
  176. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  177. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  178. #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  179. #define CONFIG_SYS_EUMB_ADDR 0xFC000000
  180. #define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
  181. #define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
  182. #define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
  183. /*
  184. * JFFS2 partitions
  185. *
  186. */
  187. /* No command line, one static partition, whole device */
  188. #undef CONFIG_CMD_MTDPARTS
  189. #define CONFIG_JFFS2_DEV "nor0"
  190. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  191. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  192. /* mtdparts command line support */
  193. /* Use first bank for JFFS2, second bank contains U-Boot.
  194. *
  195. * Note: fake mtd_id's used, no linux mtd map file.
  196. */
  197. /*
  198. #define CONFIG_CMD_MTDPARTS
  199. #define MTDIDS_DEFAULT "nor0=debris-0"
  200. #define MTDPARTS_DEFAULT "mtdparts=debris-0:-(jffs2)"
  201. */
  202. #define CONFIG_ENV_IS_IN_NVRAM 1
  203. #define CONFIG_ENV_OVERWRITE 1
  204. #define CONFIG_SYS_NVRAM_ACCESS_ROUTINE 1
  205. #define CONFIG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
  206. #define CONFIG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
  207. #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
  208. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xff000000
  209. /*
  210. * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_VXWORKS_OFFS =
  211. * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
  212. */
  213. #define CONFIG_SYS_NVRAM_VXWORKS_OFFS 0x6900
  214. /*
  215. * select i2c support configuration
  216. *
  217. * Supported configurations are {none, software, hardware} drivers.
  218. * If the software driver is chosen, there are some additional
  219. * configuration items that the driver uses to drive the port pins.
  220. */
  221. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  222. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  223. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  224. #define CONFIG_SYS_I2C_SLAVE 0x7F
  225. #ifdef CONFIG_SOFT_I2C
  226. #error "Soft I2C is not configured properly. Please review!"
  227. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  228. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  229. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  230. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  231. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  232. else iop->pdat &= ~0x00010000
  233. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  234. else iop->pdat &= ~0x00020000
  235. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  236. #endif /* CONFIG_SOFT_I2C */
  237. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  238. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  239. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  240. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  241. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  242. #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
  243. /*-----------------------------------------------------------------------
  244. * Definitions for initial stack pointer and data area (in DPRAM)
  245. */
  246. /*
  247. * NS16550 Configuration
  248. */
  249. #define CONFIG_SYS_NS16550
  250. #define CONFIG_SYS_NS16550_SERIAL
  251. #define CONFIG_SYS_NS16550_REG_SIZE 1
  252. #define CONFIG_SYS_NS16550_CLK 7372800
  253. #define CONFIG_SYS_NS16550_COM1 0xFF080000
  254. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_NS16550_COM1 + 8)
  255. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_NS16550_COM1 + 16)
  256. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_NS16550_COM1 + 24)
  257. /*
  258. * Low Level Configuration Settings
  259. * (address mappings, register initial values, etc.)
  260. * You should know what you are doing if you make changes here.
  261. */
  262. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  263. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
  264. #define CONFIG_SYS_DLL_EXTEND 0x00
  265. #define CONFIG_SYS_PCI_HOLD_DEL 0x20
  266. #define CONFIG_SYS_ROMNAL 15 /* rom/flash next access time */
  267. #define CONFIG_SYS_ROMFAL 31 /* rom/flash access time */
  268. #define CONFIG_SYS_REFINT 430 /* # of clocks between CBR refresh cycles */
  269. #define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
  270. /* the following are for SDRAM only*/
  271. #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
  272. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  273. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  274. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  275. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  276. #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
  277. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  278. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  279. #if 0
  280. #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
  281. #endif
  282. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  283. #define CONFIG_SYS_EXTROM 1
  284. #define CONFIG_SYS_REGDIMM 0
  285. /* memory bank settings*/
  286. /*
  287. * only bits 20-29 are actually used from these vales to set the
  288. * start/end address the upper two bits will be 0, and the lower 20
  289. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  290. * end address
  291. */
  292. #define CONFIG_SYS_BANK0_START 0x00000000
  293. #define CONFIG_SYS_BANK0_END (0x4000000 - 1)
  294. #define CONFIG_SYS_BANK0_ENABLE 1
  295. #define CONFIG_SYS_BANK1_START 0x04000000
  296. #define CONFIG_SYS_BANK1_END (0x8000000 - 1)
  297. #define CONFIG_SYS_BANK1_ENABLE 1
  298. #define CONFIG_SYS_BANK2_START 0x3ff00000
  299. #define CONFIG_SYS_BANK2_END 0x3fffffff
  300. #define CONFIG_SYS_BANK2_ENABLE 0
  301. #define CONFIG_SYS_BANK3_START 0x3ff00000
  302. #define CONFIG_SYS_BANK3_END 0x3fffffff
  303. #define CONFIG_SYS_BANK3_ENABLE 0
  304. #define CONFIG_SYS_BANK4_START 0x00000000
  305. #define CONFIG_SYS_BANK4_END 0x00000000
  306. #define CONFIG_SYS_BANK4_ENABLE 0
  307. #define CONFIG_SYS_BANK5_START 0x00000000
  308. #define CONFIG_SYS_BANK5_END 0x00000000
  309. #define CONFIG_SYS_BANK5_ENABLE 0
  310. #define CONFIG_SYS_BANK6_START 0x00000000
  311. #define CONFIG_SYS_BANK6_END 0x00000000
  312. #define CONFIG_SYS_BANK6_ENABLE 0
  313. #define CONFIG_SYS_BANK7_START 0x00000000
  314. #define CONFIG_SYS_BANK7_END 0x00000000
  315. #define CONFIG_SYS_BANK7_ENABLE 0
  316. /*
  317. * Memory bank enable bitmask, specifying which of the banks defined above
  318. are actually present. MSB is for bank #7, LSB is for bank #0.
  319. */
  320. #define CONFIG_SYS_BANK_ENABLE 0x01
  321. #define CONFIG_SYS_ODCR 0x75 /* configures line driver impedances, */
  322. /* see 8240 book for bit definitions */
  323. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  324. /* currently accessed page in memory */
  325. /* see 8240 book for details */
  326. /* SDRAM 0 - 256MB */
  327. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  328. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  329. /* stack in DCACHE @ 1GB (no backing mem) */
  330. #if defined(USE_DINK32)
  331. #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
  332. #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
  333. #else
  334. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  335. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  336. #endif
  337. /* PCI memory */
  338. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  339. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  340. /* Flash, config addrs, etc */
  341. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  342. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  343. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  344. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  345. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  346. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  347. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  348. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  349. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  350. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  351. /*
  352. * For booting Linux, the board info and command line data
  353. * have to be in the first 8 MB of memory, since this is
  354. * the maximum mapped by the Linux kernel during initialization.
  355. */
  356. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  357. /*-----------------------------------------------------------------------
  358. * FLASH organization
  359. */
  360. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  361. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  362. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  363. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  364. /*-----------------------------------------------------------------------
  365. * Cache Configuration
  366. */
  367. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  368. #if defined(CONFIG_CMD_KGDB)
  369. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  370. #endif
  371. /*
  372. * Internal Definitions
  373. *
  374. * Boot Flags
  375. */
  376. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  377. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  378. /* values according to the manual */
  379. #define CONFIG_DRAM_50MHZ 1
  380. #define CONFIG_SDRAM_50MHZ
  381. #define CONFIG_DISK_SPINUP_TIME 1000000
  382. #endif /* __CONFIG_H */