cpci5200.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*************************************************************************
  24. * (c) 2005 esd gmbh Hannover
  25. *
  26. *
  27. * from IceCube.h file
  28. * by Reinhard Arlt reinhard.arlt@esd-electronics.com
  29. *
  30. *************************************************************************/
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
  38. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  39. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  40. #define CONFIG_CPCI5200 1 /* ... on CPCI5200 board */
  41. #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
  42. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  43. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  44. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  45. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  46. /*
  47. * Serial console configuration
  48. */
  49. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  50. #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
  51. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  52. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  53. /*
  54. * PCI Mapping:
  55. * 0x40000000 - 0x4fffffff - PCI Memory
  56. * 0x50000000 - 0x50ffffff - PCI IO Space
  57. */
  58. #if 1
  59. #define CONFIG_PCI 1
  60. #if 1
  61. #define CONFIG_PCI_PNP 1
  62. #endif
  63. #define CONFIG_PCI_SCAN_SHOW 1
  64. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  65. #define CONFIG_PCI_MEM_BUS 0x40000000
  66. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  67. #define CONFIG_PCI_MEM_SIZE 0x10000000
  68. #define CONFIG_PCI_IO_BUS 0x50000000
  69. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  70. #define CONFIG_PCI_IO_SIZE 0x01000000
  71. #endif
  72. #define CONFIG_MII
  73. #if 0 /* test-only !!! */
  74. #define CONFIG_NET_MULTI 1
  75. #define CONFIG_EEPRO100 1
  76. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  77. #define CONFIG_NS8382X 1
  78. #endif
  79. #endif
  80. /* Partitions */
  81. #define CONFIG_MAC_PARTITION
  82. #define CONFIG_DOS_PARTITION
  83. /* USB */
  84. #if 0
  85. #define CONFIG_USB_OHCI
  86. #define CONFIG_USB_STORAGE
  87. #endif
  88. /*
  89. * BOOTP options
  90. */
  91. #define CONFIG_BOOTP_BOOTFILESIZE
  92. #define CONFIG_BOOTP_BOOTPATH
  93. #define CONFIG_BOOTP_GATEWAY
  94. #define CONFIG_BOOTP_HOSTNAME
  95. /*
  96. * Command line configuration.
  97. */
  98. #include <config_cmd_default.h>
  99. #if defined(CONFIG_PCI)
  100. #define CONFIG_CMD_PCI
  101. #endif
  102. #define CONFIG_CMD_EEPROM
  103. #define CONFIG_CMD_FAT
  104. #define CONFIG_CMD_IDE
  105. #define CONFIG_CMD_I2C
  106. #define CONFIG_CMD_BSP
  107. #define CONFIG_CMD_ELF
  108. #define CONFIG_CMD_EXT2
  109. #define CONFIG_CMD_DATE
  110. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  111. # define CONFIG_SYS_LOWBOOT 1
  112. # define CONFIG_SYS_LOWBOOT16 1
  113. #endif
  114. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  115. # define CONFIG_SYS_LOWBOOT 1
  116. # define CONFIG_SYS_LOWBOOT08 1
  117. #endif
  118. /*
  119. * Autobooting
  120. */
  121. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  122. #define CONFIG_PREBOOT "echo;" \
  123. "echo Welcome to esd CPU CPCI/5200;" \
  124. "echo"
  125. #undef CONFIG_BOOTARGS
  126. #define CONFIG_EXTRA_ENV_SETTINGS \
  127. "netdev=eth0\0" \
  128. "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
  129. "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
  130. "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
  131. "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
  132. "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
  133. "loadaddr=01000000\0" \
  134. "serverip=192.168.2.99\0" \
  135. "gatewayip=10.0.0.79\0" \
  136. "user=mu\0" \
  137. "target=cpci5200.esd\0" \
  138. "script=cpci5200.bat\0" \
  139. "image=/tftpboot/vxWorks_cpci5200\0" \
  140. "ipaddr=10.0.13.196\0" \
  141. "netmask=255.255.0.0\0" \
  142. ""
  143. #define CONFIG_BOOTCOMMAND "run flash_vxworks0"
  144. #if defined(CONFIG_MPC5200)
  145. #define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
  146. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xfd010000
  147. #define CONFIG_SYS_NVRAM_SIZE 32*1024
  148. /*
  149. * IPB Bus clocking configuration.
  150. */
  151. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  152. #endif
  153. /*
  154. * I2C configuration
  155. */
  156. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  157. #define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
  158. #define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */
  159. #define CONFIG_SYS_I2C_SLAVE 0x7F
  160. /*
  161. * EEPROM configuration
  162. */
  163. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  164. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  165. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
  166. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  167. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1
  168. /*
  169. * Flash configuration
  170. */
  171. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  172. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  173. #define CONFIG_SYS_FLASH_SIZE 0x02000000
  174. #define CONFIG_SYS_FLASH_INCREMENT 0x01000000
  175. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000)
  176. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
  177. #define CONFIG_SYS_MAX_FLASH_SECT 128
  178. #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
  179. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  180. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  181. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  182. /*
  183. * Environment settings
  184. */
  185. #if 1 /* test-only */
  186. #define CONFIG_ENV_IS_IN_FLASH 1
  187. #define CONFIG_ENV_SIZE 0x20000
  188. #define CONFIG_ENV_SECT_SIZE 0x20000
  189. #define CONFIG_ENV_OVERWRITE 1
  190. #else
  191. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  192. #define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
  193. #define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
  194. /* total size of a CAT24WC32 is 8192 bytes */
  195. #define CONFIG_ENV_OVERWRITE 1
  196. #endif
  197. /*
  198. * Memory map
  199. */
  200. #define CONFIG_SYS_MBAR 0xF0000000
  201. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  202. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  203. /* Use SRAM until RAM will be available */
  204. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  205. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  206. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  207. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  208. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  209. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  210. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  211. # define CONFIG_SYS_RAMBOOT 1
  212. #endif
  213. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  214. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  215. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  216. /*
  217. * Ethernet configuration
  218. */
  219. #define CONFIG_MPC5xxx_FEC 1
  220. #define CONFIG_MPC5xxx_FEC_MII100
  221. /*
  222. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  223. */
  224. /* #define CONFIG_FEC_10MBIT 1 */
  225. #define CONFIG_PHY_ADDR 0x00
  226. #define CONFIG_UDP_CHECKSUM 1
  227. /*
  228. * GPIO configuration
  229. */
  230. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444
  231. /*
  232. * Miscellaneous configurable options
  233. */
  234. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  235. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  236. #if defined(CONFIG_CMD_KGDB)
  237. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  238. #else
  239. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  240. #endif
  241. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  242. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  243. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  244. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  245. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  246. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  247. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  248. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
  249. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  250. #if defined(CONFIG_CMD_KGDB)
  251. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  252. #endif
  253. /*
  254. * Various low-level settings
  255. */
  256. #if defined(CONFIG_MPC5200)
  257. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  258. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  259. #else
  260. #define CONFIG_SYS_HID0_INIT 0
  261. #define CONFIG_SYS_HID0_FINAL 0
  262. #endif
  263. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  264. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  265. #define CONFIG_SYS_BOOTCS_CFG 0x0004DD00
  266. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  267. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  268. #define CONFIG_SYS_CS1_START 0xfd000000
  269. #define CONFIG_SYS_CS1_SIZE 0x00010000
  270. #define CONFIG_SYS_CS1_CFG 0x10101410
  271. #define CONFIG_SYS_CS3_START 0xfd010000
  272. #define CONFIG_SYS_CS3_SIZE 0x00010000
  273. #define CONFIG_SYS_CS3_CFG 0x10109410
  274. #define CONFIG_SYS_CS_BURST 0x00000000
  275. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  276. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  277. /*-----------------------------------------------------------------------
  278. * USB stuff
  279. *-----------------------------------------------------------------------
  280. */
  281. #define CONFIG_USB_CLOCK 0x0001BBBB
  282. #define CONFIG_USB_CONFIG 0x00001000
  283. /*-----------------------------------------------------------------------
  284. * IDE/ATA stuff Supports IDE harddisk
  285. *-----------------------------------------------------------------------
  286. */
  287. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  288. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  289. #undef CONFIG_IDE_LED /* LED for ide not supported */
  290. #define CONFIG_IDE_RESET /* reset for ide supported */
  291. #define CONFIG_IDE_PREINIT
  292. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  293. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  294. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  295. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  296. /* Offset for data I/O */
  297. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  298. /* Offset for normal register accesses */
  299. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  300. /* Offset for alternate registers */
  301. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  302. /* Interval between registers */
  303. #define CONFIG_SYS_ATA_STRIDE 4
  304. /*-----------------------------------------------------------------------
  305. * CPLD stuff
  306. */
  307. #define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
  308. #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
  309. /* CPLD program pin configuration */
  310. #define CONFIG_SYS_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
  311. #define CONFIG_SYS_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
  312. #define CONFIG_SYS_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
  313. #define CONFIG_SYS_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
  314. #define JTAG_GPIO_ADDR_TMS (CONFIG_SYS_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
  315. #define JTAG_GPIO_ADDR_TCK (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
  316. #define JTAG_GPIO_ADDR_TDI (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
  317. #define JTAG_GPIO_ADDR_TDO (CONFIG_SYS_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
  318. #define JTAG_GPIO_ADDR_CFG (CONFIG_SYS_MBAR + 0xB00)
  319. #define JTAG_GPIO_CFG_SET 0x00000000
  320. #define JTAG_GPIO_CFG_RESET 0x00F00000
  321. #define JTAG_GPIO_ADDR_EN_TMS (CONFIG_SYS_MBAR + 0xB04)
  322. #define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
  323. #define JTAG_GPIO_TMS_EN_RESET 0x00000000
  324. #define JTAG_GPIO_ADDR_DDR_TMS (CONFIG_SYS_MBAR + 0xB0C)
  325. #define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
  326. #define JTAG_GPIO_TMS_DDR_RESET 0x00000000
  327. #define JTAG_GPIO_ADDR_EN_TCK (CONFIG_SYS_MBAR + 0xC00)
  328. #define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
  329. #define JTAG_GPIO_TCK_EN_RESET 0x00000000
  330. #define JTAG_GPIO_ADDR_DDR_TCK (CONFIG_SYS_MBAR + 0xC08)
  331. #define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
  332. #define JTAG_GPIO_TCK_DDR_RESET 0x00000000
  333. #define JTAG_GPIO_ADDR_EN_TDI (CONFIG_SYS_MBAR + 0xC00)
  334. #define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
  335. #define JTAG_GPIO_TDI_EN_RESET 0x00000000
  336. #define JTAG_GPIO_ADDR_DDR_TDI (CONFIG_SYS_MBAR + 0xC08)
  337. #define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
  338. #define JTAG_GPIO_TDI_DDR_RESET 0x00000000
  339. #define JTAG_GPIO_ADDR_EN_TDO (CONFIG_SYS_MBAR + 0xB04)
  340. #define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
  341. #define JTAG_GPIO_TDO_EN_RESET 0x00000000
  342. #define JTAG_GPIO_ADDR_DDR_TDO (CONFIG_SYS_MBAR + 0xB0C)
  343. #define JTAG_GPIO_TDO_DDR_SET 0x00000000
  344. #define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
  345. #endif /* __CONFIG_H */