canyonlands.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * canyonlands.h - configuration for Canyonlands (460EX)
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. /*
  29. * This config file is used for Canyonlands (460EX) Glacier (460GT)
  30. * and Arches dual (460GT)
  31. */
  32. #ifdef CONFIG_CANYONLANDS
  33. #define CONFIG_460EX 1 /* Specific PPC460EX */
  34. #define CONFIG_HOSTNAME canyonlands
  35. #else
  36. #define CONFIG_460GT 1 /* Specific PPC460GT */
  37. #ifdef CONFIG_GLACIER
  38. #define CONFIG_HOSTNAME glacier
  39. #else
  40. #define CONFIG_HOSTNAME arches
  41. #define CONFIG_USE_NETDEV eth1
  42. #define CONFIG_BD_NUM_CPUS 2
  43. #endif
  44. #endif
  45. #define CONFIG_440 1
  46. #define CONFIG_4xx 1 /* ... PPC4xx family */
  47. /*
  48. * Include common defines/options for all AMCC eval boards
  49. */
  50. #include "amcc-common.h"
  51. #define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
  52. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  53. #define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
  54. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  55. #define CONFIG_BOARD_TYPES 1 /* support board types */
  56. /*-----------------------------------------------------------------------
  57. * Base addresses -- Note these are effective addresses where the
  58. * actual resources get mapped (not physical addresses)
  59. *----------------------------------------------------------------------*/
  60. #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
  61. #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
  62. #define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
  63. #define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
  64. #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
  65. #define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
  66. #define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
  67. #define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
  68. #define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
  69. #define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
  70. #define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
  71. /* base address of inbound PCIe window */
  72. #define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
  73. /* EBC stuff */
  74. #if !defined(CONFIG_ARCHES)
  75. #define CONFIG_SYS_BCSR_BASE 0xE1000000
  76. #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
  77. #define CONFIG_SYS_FLASH_SIZE (64 << 20)
  78. #else
  79. #define CONFIG_SYS_FPGA_BASE 0xE1000000
  80. #define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
  81. #define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
  82. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
  83. #define CONFIG_SYS_FLASH_SIZE (32 << 20)
  84. #endif
  85. #define CONFIG_SYS_NAND_ADDR 0xE0000000
  86. #define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
  87. #define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
  88. #define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
  89. #define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
  90. (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
  91. #define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
  92. #define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
  93. #define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
  94. #define CONFIG_SYS_PERIPHERAL_BASE 0xEF600000 /* internal peripherals */
  95. #define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
  96. /*-----------------------------------------------------------------------
  97. * Initial RAM & stack pointer (placed in OCM)
  98. *----------------------------------------------------------------------*/
  99. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
  100. #define CONFIG_SYS_INIT_RAM_END (4 << 10)
  101. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
  102. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  103. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  104. /*-----------------------------------------------------------------------
  105. * Serial Port
  106. *----------------------------------------------------------------------*/
  107. #undef CONFIG_UART1_CONSOLE /* define this if you want console on UART1 */
  108. /*-----------------------------------------------------------------------
  109. * Environment
  110. *----------------------------------------------------------------------*/
  111. /*
  112. * Define here the location of the environment variables (FLASH).
  113. */
  114. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  115. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  116. #define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
  117. #define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
  118. #else
  119. #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  120. #define CONFIG_SYS_NOR_CS 3 /* NOR chip connected to CSx */
  121. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  122. #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  123. #endif
  124. /*
  125. * IPL (Initial Program Loader, integrated inside CPU)
  126. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  127. *
  128. * SPL (Secondary Program Loader)
  129. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  130. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  131. * controller and the NAND controller so that the special U-Boot image can be
  132. * loaded from NAND to SDRAM.
  133. *
  134. * NUB (NAND U-Boot)
  135. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  136. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  137. *
  138. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  139. * set up. While still running from cache, I experienced problems accessing
  140. * the NAND controller. sr - 2006-08-25
  141. *
  142. * This is the first official implementation of booting from 2k page sized
  143. * NAND devices (e.g. Micron 29F2G08AA 256Mbit * 8)
  144. */
  145. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  146. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  147. #define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
  148. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  149. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
  150. /* this addr */
  151. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  152. /*
  153. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  154. */
  155. #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) /* Offset to RAM U-Boot image */
  156. #define CONFIG_SYS_NAND_U_BOOT_SIZE (1 << 20) /* Size of RAM U-Boot image */
  157. /*
  158. * Now the NAND chip has to be defined (no autodetection used!)
  159. */
  160. #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) /* NAND chip page size */
  161. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
  162. #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / CONFIG_SYS_NAND_PAGE_SIZE)
  163. /* NAND chip page count */
  164. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 /* Location of bad block marker*/
  165. #define CONFIG_SYS_NAND_5_ADDR_CYCLE /* Fifth addr used (<=128MB) */
  166. #define CONFIG_SYS_NAND_ECCSIZE 256
  167. #define CONFIG_SYS_NAND_ECCBYTES 3
  168. #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
  169. #define CONFIG_SYS_NAND_OOBSIZE 64
  170. #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
  171. #define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47, \
  172. 48, 49, 50, 51, 52, 53, 54, 55, \
  173. 56, 57, 58, 59, 60, 61, 62, 63}
  174. #ifdef CONFIG_ENV_IS_IN_NAND
  175. /*
  176. * For NAND booting the environment is embedded in the U-Boot image. Please take
  177. * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
  178. */
  179. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  180. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  181. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  182. #endif
  183. /*-----------------------------------------------------------------------
  184. * FLASH related
  185. *----------------------------------------------------------------------*/
  186. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  187. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  188. #define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
  189. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  190. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  191. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  192. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  194. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  195. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  196. #ifdef CONFIG_ENV_IS_IN_FLASH
  197. #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  198. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  199. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  200. /* Address and size of Redundant Environment Sector */
  201. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  202. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  203. #endif /* CONFIG_ENV_IS_IN_FLASH */
  204. /*-----------------------------------------------------------------------
  205. * NAND-FLASH related
  206. *----------------------------------------------------------------------*/
  207. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  208. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  209. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  210. /*------------------------------------------------------------------------------
  211. * DDR SDRAM
  212. *----------------------------------------------------------------------------*/
  213. #if !defined(CONFIG_NAND_U_BOOT)
  214. #if !defined(CONFIG_ARCHES)
  215. /*
  216. * NAND booting U-Boot version uses a fixed initialization, since the whole
  217. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  218. * code.
  219. */
  220. #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
  221. #define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
  222. #define CONFIG_DDR_ECC 1 /* with ECC support */
  223. #define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
  224. #else /* defined(CONFIG_ARCHES) */
  225. #define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
  226. #define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
  227. #define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
  228. #undef CONFIG_PPC4xx_DDR_METHOD_A
  229. /* DDR1/2 SDRAM Device Control Register Data Values */
  230. /* Memory Queue */
  231. #define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
  232. #define CONFIG_SYS_SDRAM_R1BAS 0x00000000
  233. #define CONFIG_SYS_SDRAM_R2BAS 0x00000000
  234. #define CONFIG_SYS_SDRAM_R3BAS 0x00000000
  235. #define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
  236. #define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
  237. #define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
  238. #define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
  239. #define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
  240. /* SDRAM Controller */
  241. #define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
  242. #define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
  243. #define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
  244. #define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
  245. #define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
  246. #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
  247. #define CONFIG_SYS_SDRAM0_MODT0 0x01000000
  248. #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
  249. #define CONFIG_SYS_SDRAM0_MODT2 0x00000000
  250. #define CONFIG_SYS_SDRAM0_MODT3 0x00000000
  251. #define CONFIG_SYS_SDRAM0_CODT 0x00800021
  252. #define CONFIG_SYS_SDRAM0_RTR 0x06180000
  253. #define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
  254. #define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
  255. #define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
  256. #define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
  257. #define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
  258. #define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
  259. #define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
  260. #define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
  261. #define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
  262. #define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
  263. #define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
  264. #define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
  265. #define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
  266. #define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
  267. #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
  268. #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
  269. #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
  270. #define CONFIG_SYS_SDRAM0_RFDC 0x00000257
  271. #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
  272. #define CONFIG_SYS_SDRAM0_DLCR 0x03000091
  273. #define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
  274. #define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
  275. #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
  276. #define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
  277. #define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
  278. #define CONFIG_SYS_SDRAM0_MMODE 0x00000432
  279. #define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
  280. #endif /* !defined(CONFIG_ARCHES) */
  281. #endif /* !defined(CONFIG_NAND_U_BOOT) */
  282. #define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
  283. /*-----------------------------------------------------------------------
  284. * I2C
  285. *----------------------------------------------------------------------*/
  286. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
  287. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  288. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  289. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  290. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  291. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  292. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  293. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  294. #define CONFIG_DTT_AD7414 1 /* use AD7414 */
  295. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  296. #define CONFIG_SYS_DTT_MAX_TEMP 70
  297. #define CONFIG_SYS_DTT_LOW_TEMP -30
  298. #define CONFIG_SYS_DTT_HYSTERESIS 3
  299. #if defined(CONFIG_ARCHES)
  300. #define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
  301. #endif
  302. #if !defined(CONFIG_ARCHES)
  303. /* RTC configuration */
  304. #define CONFIG_RTC_M41T62 1
  305. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  306. #endif
  307. /*-----------------------------------------------------------------------
  308. * Ethernet
  309. *----------------------------------------------------------------------*/
  310. #define CONFIG_IBM_EMAC4_V4 1
  311. #define CONFIG_HAS_ETH0
  312. #define CONFIG_HAS_ETH1
  313. #if !defined(CONFIG_ARCHES)
  314. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  315. #define CONFIG_PHY1_ADDR 1
  316. /* Only Glacier (460GT) has 4 EMAC interfaces */
  317. #ifdef CONFIG_460GT
  318. #define CONFIG_PHY2_ADDR 2
  319. #define CONFIG_PHY3_ADDR 3
  320. #define CONFIG_HAS_ETH2
  321. #define CONFIG_HAS_ETH3
  322. #endif
  323. #else /* defined(CONFIG_ARCHES) */
  324. #define CONFIG_FIXED_PHY 0xFFFFFFFF
  325. #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  326. #define CONFIG_PHY1_ADDR 0
  327. #define CONFIG_PHY2_ADDR 1
  328. #define CONFIG_HAS_ETH2
  329. #define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
  330. {devnum, speed, duplex}
  331. #define CONFIG_SYS_FIXED_PHY_PORTS \
  332. CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
  333. #define CONFIG_M88E1112_PHY
  334. /*
  335. * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
  336. * used by CONFIG_PHYx_ADDR
  337. */
  338. #define CONFIG_GPCS_PHY_ADDR 0xA
  339. #define CONFIG_GPCS_PHY1_ADDR 0xB
  340. #define CONFIG_GPCS_PHY2_ADDR 0xC
  341. #endif /* !defined(CONFIG_ARCHES) */
  342. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  343. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  344. #define CONFIG_PHY_DYNAMIC_ANEG 1
  345. /*-----------------------------------------------------------------------
  346. * USB-OHCI
  347. *----------------------------------------------------------------------*/
  348. /* Only Canyonlands (460EX) has USB */
  349. #ifdef CONFIG_460EX
  350. #define CONFIG_USB_OHCI_NEW
  351. #define CONFIG_USB_STORAGE
  352. #undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
  353. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
  354. #define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
  355. #define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
  356. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
  357. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  358. #endif
  359. /*
  360. * Default environment variables
  361. */
  362. #if !defined(CONFIG_ARCHES)
  363. #define CONFIG_EXTRA_ENV_SETTINGS \
  364. CONFIG_AMCC_DEF_ENV \
  365. CONFIG_AMCC_DEF_ENV_POWERPC \
  366. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  367. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  368. "kernel_addr=fc000000\0" \
  369. "fdt_addr=fc1e0000\0" \
  370. "ramdisk_addr=fc200000\0" \
  371. "pciconfighost=1\0" \
  372. "pcie_mode=RP:RP\0" \
  373. ""
  374. #else /* defined(CONFIG_ARCHES) */
  375. #define CONFIG_EXTRA_ENV_SETTINGS \
  376. CONFIG_AMCC_DEF_ENV \
  377. CONFIG_AMCC_DEF_ENV_POWERPC \
  378. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  379. "kernel_addr=fe000000\0" \
  380. "fdt_addr=fe1e0000\0" \
  381. "ramdisk_addr=fe200000\0" \
  382. "pciconfighost=1\0" \
  383. "pcie_mode=RP:RP\0" \
  384. "ethprime=ppc_4xx_eth1\0" \
  385. ""
  386. #endif /* !defined(CONFIG_ARCHES) */
  387. /*
  388. * Commands additional to the ones defined in amcc-common.h
  389. */
  390. #if defined(CONFIG_ARCHES)
  391. #define CONFIG_CMD_DTT
  392. #define CONFIG_CMD_PCI
  393. #define CONFIG_CMD_SDRAM
  394. #elif defined(CONFIG_CANYONLANDS)
  395. #define CONFIG_CMD_DATE
  396. #define CONFIG_CMD_DTT
  397. #define CONFIG_CMD_EXT2
  398. #define CONFIG_CMD_FAT
  399. #define CONFIG_CMD_NAND
  400. #define CONFIG_CMD_PCI
  401. #define CONFIG_CMD_SDRAM
  402. #define CONFIG_CMD_SNTP
  403. #define CONFIG_CMD_USB
  404. #elif defined(CONFIG_GLACIER)
  405. #define CONFIG_CMD_DATE
  406. #define CONFIG_CMD_DTT
  407. #define CONFIG_CMD_NAND
  408. #define CONFIG_CMD_PCI
  409. #define CONFIG_CMD_SDRAM
  410. #define CONFIG_CMD_SNTP
  411. #else
  412. #error "board type not defined"
  413. #endif
  414. /* Partitions */
  415. #define CONFIG_MAC_PARTITION
  416. #define CONFIG_DOS_PARTITION
  417. #define CONFIG_ISO_PARTITION
  418. /*-----------------------------------------------------------------------
  419. * PCI stuff
  420. *----------------------------------------------------------------------*/
  421. /* General PCI */
  422. #define CONFIG_PCI /* include pci support */
  423. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  424. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  425. #define CONFIG_PCI_CONFIG_HOST_BRIDGE
  426. /* Board-specific PCI */
  427. #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
  428. #undef CONFIG_SYS_PCI_MASTER_INIT
  429. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  430. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
  431. #ifdef CONFIG_460GT
  432. #if defined(CONFIG_ARCHES)
  433. /*-----------------------------------------------------------------------
  434. * RapidIO I/O and Registers
  435. *----------------------------------------------------------------------*/
  436. #define CONFIG_RAPIDIO
  437. #define CONFIG_SYS_460GT_SRIO_ERRATA_1
  438. #define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
  439. #define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
  440. #define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
  441. #define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
  442. #define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
  443. #define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
  444. #define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
  445. #define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
  446. #define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
  447. #define CONFIG_SYS_I2ODMA_BASE 0xCF000000
  448. #define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
  449. #define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
  450. #undef CONFIG_PPC4XX_RAPIDIO_DEBUG
  451. #undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
  452. #define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
  453. #undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
  454. #endif /* CONFIG_ARCHES */
  455. #endif /* CONFIG_460GT */
  456. /*-----------------------------------------------------------------------
  457. * External Bus Controller (EBC) Setup
  458. *----------------------------------------------------------------------*/
  459. /*
  460. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  461. * boot EBC mapping only supports a maximum of 16MBytes
  462. * (4.ff00.0000 - 4.ffff.ffff).
  463. * To solve this problem, the FLASH has to get remapped to another
  464. * EBC address which accepts bigger regions:
  465. *
  466. * 0xfc00.0000 -> 4.cc00.0000
  467. *
  468. * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
  469. * remapped to:
  470. *
  471. * 0xfe00.0000 -> 4.ce00.0000
  472. */
  473. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  474. /* Memory Bank 3 (NOR-FLASH) initialization */
  475. #define CONFIG_SYS_EBC_PB3AP 0x10055e00
  476. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
  477. /* Memory Bank 0 (NAND-FLASH) initialization */
  478. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  479. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  480. #else
  481. /* Memory Bank 0 (NOR-FLASH) initialization */
  482. #define CONFIG_SYS_EBC_PB0AP 0x10055e00
  483. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
  484. #if !defined(CONFIG_ARCHES)
  485. /* Memory Bank 3 (NAND-FLASH) initialization */
  486. #define CONFIG_SYS_EBC_PB3AP 0x018003c0
  487. #define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
  488. #endif
  489. #endif /*defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
  490. #if !defined(CONFIG_ARCHES)
  491. /* Memory Bank 2 (CPLD) initialization */
  492. #define CONFIG_SYS_EBC_PB2AP 0x00804240
  493. #define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
  494. #else /* defined(CONFIG_ARCHES) */
  495. /* Memory Bank 1 (FPGA) initialization */
  496. #define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
  497. #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
  498. #endif /* !defined(CONFIG_ARCHES) */
  499. #define CONFIG_SYS_EBC_CFG 0xB8400000 /* EBC0_CFG */
  500. /*
  501. * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
  502. * pin multiplexing correctly
  503. */
  504. #if defined(CONFIG_ARCHES)
  505. #define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
  506. #else
  507. #define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
  508. #endif
  509. /*
  510. * PPC4xx GPIO Configuration
  511. */
  512. #ifdef CONFIG_460EX
  513. /* 460EX: Use USB configuration */
  514. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  515. { \
  516. /* GPIO Core 0 */ \
  517. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  518. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  519. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  520. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  521. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  522. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  523. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  524. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  525. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  526. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  527. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  528. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  529. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  530. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  531. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  532. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  533. {GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  534. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  535. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  536. {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  537. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  538. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  539. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  540. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  541. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  542. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  543. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  544. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  545. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  546. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  547. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  548. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  549. }, \
  550. { \
  551. /* GPIO Core 1 */ \
  552. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  553. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  554. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  555. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  556. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  557. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  558. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  559. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  560. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  561. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  562. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  563. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  564. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  565. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  566. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  567. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  568. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  569. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  570. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  571. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  572. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  573. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  574. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  575. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  576. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  577. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  578. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  579. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  580. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  581. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  582. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  583. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  584. } \
  585. }
  586. #else
  587. /* 460GT: Use EMAC2+3 configuration */
  588. #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  589. { \
  590. /* GPIO Core 0 */ \
  591. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
  592. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
  593. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
  594. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
  595. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
  596. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
  597. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
  598. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
  599. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
  600. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
  601. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
  602. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
  603. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
  604. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
  605. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
  606. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
  607. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
  608. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
  609. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
  610. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
  611. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
  612. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
  613. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
  614. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
  615. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
  616. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
  617. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
  618. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
  619. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
  620. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
  621. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
  622. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
  623. }, \
  624. { \
  625. /* GPIO Core 1 */ \
  626. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
  627. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
  628. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  629. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  630. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
  631. {GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
  632. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  633. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  634. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
  635. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
  636. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
  637. {GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
  638. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
  639. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
  640. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
  641. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
  642. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
  643. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  644. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  645. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  646. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  647. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  648. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  649. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  650. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  651. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  652. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  653. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  654. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  655. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  656. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  657. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  658. } \
  659. }
  660. #endif
  661. #endif /* __CONFIG_H */