bf561-ezkit.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. /*
  2. * U-boot - Configuration file for BF561 EZKIT board
  3. */
  4. #ifndef __CONFIG_BF561_EZKIT_H__
  5. #define __CONFIG_BF561_EZKIT_H__
  6. #include <asm/config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf561-0.3
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 30000000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 20
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 6
  34. /*
  35. * Memory Settings
  36. */
  37. #define CONFIG_MEM_ADD_WDTH 9
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_SDRRC_VAL 0x306
  40. #define CONFIG_EBIU_SDGCTL_VAL 0x91114d
  41. #define CONFIG_EBIU_AMGCTL_VAL 0x3F
  42. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
  43. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  44. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  45. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  46. /*
  47. * Network Settings
  48. */
  49. #define ADI_CMDS_NETWORK 1
  50. #define CONFIG_DRIVER_SMC91111 1
  51. #define CONFIG_SMC91111_BASE 0x2C010300
  52. #define CONFIG_SMC_USE_32_BIT 1
  53. #define CONFIG_HOSTNAME bf561-ezkit
  54. /* Uncomment next line to use fixed MAC address */
  55. /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
  56. /*
  57. * Flash Settings
  58. */
  59. #define CONFIG_SYS_FLASH_CFI
  60. #define CONFIG_FLASH_CFI_DRIVER
  61. #define CONFIG_SYS_FLASH_CFI_AMD_RESET
  62. #define CONFIG_SYS_FLASH_BASE 0x20000000
  63. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  64. #define CONFIG_SYS_MAX_FLASH_SECT 135
  65. /* The BF561-EZKIT uses a top boot flash */
  66. #define CONFIG_ENV_IS_IN_FLASH 1
  67. #define CONFIG_ENV_ADDR 0x20004000
  68. #define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
  69. #define CONFIG_ENV_SIZE 0x2000
  70. #define CONFIG_ENV_SECT_SIZE 0x10000
  71. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
  72. #define ENV_IS_EMBEDDED
  73. #else
  74. #define ENV_IS_EMBEDDED_CUSTOM
  75. #endif
  76. #ifdef ENV_IS_EMBEDDED
  77. /* WARNING - the following is hand-optimized to fit within
  78. * the sector before the environment sector. If it throws
  79. * an error during compilation remove an object here to get
  80. * it linked after the configuration sector.
  81. */
  82. # define LDS_BOARD_TEXT \
  83. cpu/blackfin/traps.o (.text .text.*); \
  84. cpu/blackfin/interrupt.o (.text .text.*); \
  85. cpu/blackfin/serial.o (.text .text.*); \
  86. common/dlmalloc.o (.text .text.*); \
  87. lib_generic/crc32.o (.text .text.*); \
  88. lib_generic/zlib.o (.text .text.*); \
  89. board/bf561-ezkit/bf561-ezkit.o (.text .text.*); \
  90. . = DEFINED(env_offset) ? env_offset : .; \
  91. common/env_embedded.o (.text .text.*);
  92. #endif
  93. /*
  94. * I2C Settings
  95. */
  96. #define CONFIG_SOFT_I2C
  97. #ifdef CONFIG_SOFT_I2C
  98. #define PF_SCL PF0
  99. #define PF_SDA PF1
  100. #define I2C_INIT \
  101. do { \
  102. *pFIO0_DIR |= PF_SCL; \
  103. SSYNC(); \
  104. } while (0)
  105. #define I2C_ACTIVE \
  106. do { \
  107. *pFIO0_DIR |= PF_SDA; \
  108. *pFIO0_INEN &= ~PF_SDA; \
  109. SSYNC(); \
  110. } while (0)
  111. #define I2C_TRISTATE \
  112. do { \
  113. *pFIO0_DIR &= ~PF_SDA; \
  114. *pFIO0_INEN |= PF_SDA; \
  115. SSYNC(); \
  116. } while (0)
  117. #define I2C_READ ((*pFIO0_FLAG_D & PF_SDA) != 0)
  118. #define I2C_SDA(bit) \
  119. do { \
  120. if (bit) \
  121. *pFIO0_FLAG_S = PF_SDA; \
  122. else \
  123. *pFIO0_FLAG_C = PF_SDA; \
  124. SSYNC(); \
  125. } while (0)
  126. #define I2C_SCL(bit) \
  127. do { \
  128. if (bit) \
  129. *pFIO0_FLAG_S = PF_SCL; \
  130. else \
  131. *pFIO0_FLAG_C = PF_SCL; \
  132. SSYNC(); \
  133. } while (0)
  134. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  135. #define CONFIG_SYS_I2C_SPEED 50000
  136. #define CONFIG_SYS_I2C_SLAVE 0
  137. #endif
  138. /*
  139. * Misc Settings
  140. */
  141. #define CONFIG_UART_CONSOLE 0
  142. /*
  143. * Pull in common ADI header for remaining command/environment setup
  144. */
  145. #include <configs/bfin_adi_common.h>
  146. #endif