barco.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /********************************************************************
  2. *
  3. * Unless otherwise specified, Copyright (C) 2004-2005 Barco Control Rooms
  4. *
  5. * $Source: /home/services/cvs/firmware/ppc/u-boot-1.1.2/include/configs/barco.h,v $
  6. * $Revision: 1.2 $
  7. * $Author: mleeman $
  8. * $Date: 2005/02/21 12:48:58 $
  9. *
  10. * Last ChangeLog Entry
  11. * $Log: barco.h,v $
  12. * Revision 1.2 2005/02/21 12:48:58 mleeman
  13. * update of copyright years (feedback wd)
  14. *
  15. * Revision 1.1 2005/02/14 09:29:25 mleeman
  16. * moved barcohydra.h to barco.h
  17. *
  18. * Revision 1.4 2005/02/09 12:56:23 mleeman
  19. * add generic header to track changes in sources
  20. *
  21. *
  22. *******************************************************************/
  23. /*
  24. * (C) Copyright 2001, 2002
  25. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  26. *
  27. * See file CREDITS for list of people who contributed to this
  28. * project.
  29. *
  30. * This program is free software; you can redistribute it and/or
  31. * modify it under the terms of the GNU General Public License as
  32. * published by the Free Software Foundation; either version 2 of
  33. * the License, or (at your option) any later version.
  34. *
  35. * This program is distributed in the hope that it will be useful,
  36. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  37. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  38. * GNU General Public License for more details.
  39. *
  40. * You should have received a copy of the GNU General Public License
  41. * along with this program; if not, write to the Free Software
  42. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  43. * MA 02111-1307 USA
  44. */
  45. /* ------------------------------------------------------------------------- */
  46. /*
  47. * board/config.h - configuration options, board specific
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. /*
  52. * High Level Configuration Options
  53. * (easy to change)
  54. */
  55. #define CONFIG_MPC824X 1
  56. #define CONFIG_MPC8245 1
  57. #define CONFIG_BARCOBCD_STREAMING 1
  58. #undef USE_DINK32
  59. #define CONFIG_CONS_INDEX 3 /* set to '3' for on-chip DUART */
  60. #define CONFIG_BAUDRATE 9600
  61. #define CONFIG_DRAM_SPEED 100 /* MHz */
  62. #define CONFIG_BOOTARGS "mem=32M"
  63. /*
  64. * BOOTP options
  65. */
  66. #define CONFIG_BOOTP_SUBNETMASK
  67. #define CONFIG_BOOTP_GATEWAY
  68. #define CONFIG_BOOTP_HOSTNAME
  69. #define CONFIG_BOOTP_BOOTPATH
  70. #define CONFIG_BOOTP_BOOTFILESIZE
  71. #define CONFIG_BOOTP_DNS
  72. /*
  73. * Command line configuration.
  74. */
  75. #include <config_cmd_default.h>
  76. #define CONFIG_CMD_ELF
  77. #define CONFIG_CMD_I2C
  78. #define CONFIG_CMD_EEPROM
  79. #define CONFIG_CMD_PCI
  80. #undef CONFIG_CMD_NET
  81. #define CONFIG_HUSH_PARSER 1 /* use "hush" command parser */
  82. #define CONFIG_BOOTDELAY 1
  83. #define CONFIG_BOOTCOMMAND "boot_default"
  84. /*
  85. * Miscellaneous configurable options
  86. */
  87. #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
  88. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  89. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  90. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  91. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  92. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  93. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  94. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  95. /*-----------------------------------------------------------------------
  96. * PCI stuff
  97. *-----------------------------------------------------------------------
  98. */
  99. #define CONFIG_PCI /* include pci support */
  100. #undef CONFIG_PCI_PNP
  101. #define PCI_ENET0_IOADDR 0x80000000
  102. #define PCI_ENET0_MEMADDR 0x80000000
  103. #define PCI_ENET1_IOADDR 0x81000000
  104. #define PCI_ENET1_MEMADDR 0x81000000
  105. /*-----------------------------------------------------------------------
  106. * Start addresses for the final memory configuration
  107. * (Set up by the startup code)
  108. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  109. */
  110. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  111. #define CONFIG_SYS_MAX_RAM_SIZE 0x02000000
  112. #define CONFIG_LOGBUFFER
  113. #ifdef CONFIG_LOGBUFFER
  114. #define CONFIG_SYS_STDOUT_ADDR 0x1FFC000
  115. #else
  116. #define CONFIG_SYS_STDOUT_ADDR 0x2B9000
  117. #endif
  118. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  119. #if defined (USE_DINK32)
  120. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  121. #define CONFIG_SYS_MONITOR_BASE 0x00090000
  122. #define CONFIG_SYS_RAMBOOT 1
  123. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  124. #define CONFIG_SYS_INIT_RAM_END 0x10000
  125. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  126. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  127. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  128. #else
  129. #undef CONFIG_SYS_RAMBOOT
  130. #define CONFIG_SYS_MONITOR_LEN 0x00030000
  131. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  132. #define CONFIG_SYS_GBL_DATA_SIZE 128
  133. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
  134. #define CONFIG_SYS_INIT_RAM_END 0x1000
  135. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  136. #endif
  137. #define CONFIG_SYS_FLASH_BASE 0xFFF00000
  138. #define CONFIG_SYS_FLASH_SIZE (8 * 1024 * 1024) /* Unity has onboard 1MByte flash */
  139. #define CONFIG_ENV_IS_IN_FLASH 1
  140. #define CONFIG_ENV_OFFSET 0x000047A4 /* Offset of Environment Sector */
  141. #define CONFIG_ENV_SIZE 0x00002000 /* Total Size of Environment Sector */
  142. /* #define ENV_CRC 0x8BF6F24B XXX - FIXME: gets defined automatically */
  143. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  144. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  145. #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  146. #define CONFIG_SYS_EUMB_ADDR 0xFDF00000
  147. #define CONFIG_SYS_FLASH_RANGE_BASE 0xFFC00000 /* flash memory address range */
  148. #define CONFIG_SYS_FLASH_RANGE_SIZE 0x00400000
  149. #define FLASH_BASE0_PRELIM 0xFFF00000 /* sandpoint flash */
  150. #define FLASH_BASE1_PRELIM 0xFF000000 /* PMC onboard flash */
  151. /*
  152. * select i2c support configuration
  153. *
  154. * Supported configurations are {none, software, hardware} drivers.
  155. * If the software driver is chosen, there are some additional
  156. * configuration items that the driver uses to drive the port pins.
  157. */
  158. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  159. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  160. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  161. #define CONFIG_SYS_I2C_SLAVE 0x7F
  162. #ifdef CONFIG_SOFT_I2C
  163. #error "Soft I2C is not configured properly. Please review!"
  164. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  165. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  166. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  167. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  168. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  169. else iop->pdat &= ~0x00010000
  170. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  171. else iop->pdat &= ~0x00020000
  172. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  173. #endif /* CONFIG_SOFT_I2C */
  174. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
  175. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  176. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  177. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  178. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  179. #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM , FLASH_BASE1_PRELIM }
  180. #define CONFIG_SYS_DBUS_SIZE2 1
  181. /*-----------------------------------------------------------------------
  182. * Definitions for initial stack pointer and data area (in DPRAM)
  183. */
  184. /*
  185. * NS16550 Configuration (internal DUART)
  186. */
  187. /*
  188. * Low Level Configuration Settings
  189. * (address mappings, register initial values, etc.)
  190. * You should know what you are doing if you make changes here.
  191. */
  192. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  193. #define CONFIG_SYS_ROMNAL 0x0F /*rom/flash next access time */
  194. #define CONFIG_SYS_ROMFAL 0x1E /*rom/flash access time */
  195. #define CONFIG_SYS_REFINT 0x8F /* no of clock cycles between CBR refresh cycles */
  196. /* the following are for SDRAM only*/
  197. #define CONFIG_SYS_BSTOPRE 0x25C /* Burst To Precharge, sets open page interval */
  198. #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
  199. #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
  200. #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
  201. #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
  202. #define CONFIG_SYS_ACTORW 2 /* Activate to R/W */
  203. #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  204. #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
  205. #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
  206. #define CONFIG_SYS_EXTROM 0
  207. #define CONFIG_SYS_REGDIMM 0
  208. /* memory bank settings*/
  209. /*
  210. * only bits 20-29 are actually used from these vales to set the
  211. * start/end address the upper two bits will be 0, and the lower 20
  212. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  213. * end address
  214. */
  215. #define CONFIG_SYS_BANK0_START 0x00000000
  216. #define CONFIG_SYS_BANK0_END 0x01FFFFFF
  217. #define CONFIG_SYS_BANK0_ENABLE 1
  218. #define CONFIG_SYS_BANK1_START 0x02000000
  219. #define CONFIG_SYS_BANK1_END 0x02ffffff
  220. #define CONFIG_SYS_BANK1_ENABLE 0
  221. #define CONFIG_SYS_BANK2_START 0x03f00000
  222. #define CONFIG_SYS_BANK2_END 0x03ffffff
  223. #define CONFIG_SYS_BANK2_ENABLE 0
  224. #define CONFIG_SYS_BANK3_START 0x04000000
  225. #define CONFIG_SYS_BANK3_END 0x04ffffff
  226. #define CONFIG_SYS_BANK3_ENABLE 0
  227. #define CONFIG_SYS_BANK4_START 0x05000000
  228. #define CONFIG_SYS_BANK4_END 0x05FFFFFF
  229. #define CONFIG_SYS_BANK4_ENABLE 0
  230. #define CONFIG_SYS_BANK5_START 0x06000000
  231. #define CONFIG_SYS_BANK5_END 0x06FFFFFF
  232. #define CONFIG_SYS_BANK5_ENABLE 0
  233. #define CONFIG_SYS_BANK6_START 0x07000000
  234. #define CONFIG_SYS_BANK6_END 0x07FFFFFF
  235. #define CONFIG_SYS_BANK6_ENABLE 0
  236. #define CONFIG_SYS_BANK7_START 0x08000000
  237. #define CONFIG_SYS_BANK7_END 0x08FFFFFF
  238. #define CONFIG_SYS_BANK7_ENABLE 0
  239. /*
  240. * Memory bank enable bitmask, specifying which of the banks defined above
  241. are actually present. MSB is for bank #7, LSB is for bank #0.
  242. */
  243. #define CONFIG_SYS_BANK_ENABLE 0x01
  244. #define CONFIG_SYS_ODCR 0xff /* configures line driver impedances, */
  245. /* see 8240 book for bit definitions */
  246. #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
  247. /* currently accessed page in memory */
  248. /* see 8240 book for details */
  249. /* SDRAM 0 - 256MB */
  250. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  251. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  252. /* stack in DCACHE @ 1GB (no backing mem) */
  253. #if defined(USE_DINK32)
  254. #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
  255. #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
  256. #else
  257. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  258. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  259. #endif
  260. /* PCI memory */
  261. #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  262. #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  263. /* Flash, config addrs, etc */
  264. #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  265. #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  266. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  267. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  268. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  269. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  270. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  271. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  272. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  273. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  274. /*
  275. * For booting Linux, the board info and command line data
  276. * have to be in the first 8 MB of memory, since this is
  277. * the maximum mapped by the Linux kernel during initialization.
  278. */
  279. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  280. /*-----------------------------------------------------------------------
  281. * FLASH organization
  282. */
  283. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  284. #define CONFIG_SYS_MAX_FLASH_SECT 20 /* max number of sectors on one chip */
  285. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  286. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  287. #define CONFIG_SYS_FLASH_CHECKSUM
  288. /*-----------------------------------------------------------------------
  289. * Cache Configuration
  290. */
  291. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  292. #if defined(CONFIG_CMD_KGDB)
  293. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  294. #endif
  295. /*
  296. * Internal Definitions
  297. *
  298. * Boot Flags
  299. */
  300. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  301. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  302. /* values according to the manual */
  303. #define CONFIG_DRAM_50MHZ 1
  304. #define CONFIG_SDRAM_50MHZ
  305. #define CONFIG_DISK_SPINUP_TIME 1000000
  306. #endif /* __CONFIG_H */