123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308 |
- /*
- * (C) Copyright 2005-2007
- * Stefan Roese, DENX Software Engineering, sr@denx.de.
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
- /************************************************************************
- * bamboo.h - configuration for BAMBOO board
- ***********************************************************************/
- #ifndef __CONFIG_H
- #define __CONFIG_H
- /*-----------------------------------------------------------------------
- * High Level Configuration Options
- *----------------------------------------------------------------------*/
- #define CONFIG_BAMBOO 1 /* Board is BAMBOO */
- #define CONFIG_440EP 1 /* Specific PPC440EP support */
- #define CONFIG_440 1 /* ... PPC440 family */
- #define CONFIG_4xx 1 /* ... PPC4xx family */
- #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
- /*
- * Include common defines/options for all AMCC eval boards
- */
- #define CONFIG_HOSTNAME bamboo
- #include "amcc-common.h"
- #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
- /*
- * Please note that, if NAND support is enabled, the 2nd ethernet port
- * can't be used because of pin multiplexing. So, if you want to use the
- * 2nd ethernet port you have to "undef" the following define.
- */
- #define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
- /*-----------------------------------------------------------------------
- * Base addresses -- Note these are effective addresses where the
- * actual resources get mapped (not physical addresses)
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
- #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
- #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
- #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
- #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
- /*Don't change either of these*/
- #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
- #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
- /*Don't change either of these*/
- #define CONFIG_SYS_USB_DEVICE 0x50000000
- #define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
- #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
- #define CONFIG_SYS_NAND_ADDR 0x90000000
- #define CONFIG_SYS_NAND2_ADDR 0x94000000
- /*-----------------------------------------------------------------------
- * Initial RAM & stack pointer (placed in SDRAM)
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
- #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
- #define CONFIG_SYS_INIT_RAM_END (4 << 10)
- #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
- #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
- #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
- /*-----------------------------------------------------------------------
- * Serial Port
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
- /* define this if you want console on UART1 */
- #undef CONFIG_UART1_CONSOLE
- /*-----------------------------------------------------------------------
- * NVRAM/RTC
- *
- * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
- * The DS1558 code assumes this condition
- *
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
- #define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
- /*-----------------------------------------------------------------------
- * Environment
- *----------------------------------------------------------------------*/
- #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
- #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
- #else
- #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
- #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
- #endif
- /*-----------------------------------------------------------------------
- * FLASH related
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
- #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
- #undef CONFIG_SYS_FLASH_CHECKSUM
- #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
- #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
- #define CONFIG_SYS_FLASH_ADDR0 0x555
- #define CONFIG_SYS_FLASH_ADDR1 0x2aa
- #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
- #define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
- #define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
- #ifdef CONFIG_ENV_IS_IN_FLASH
- #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
- #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
- #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
- /* Address and size of Redundant Environment Sector */
- #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
- #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
- #endif /* CONFIG_ENV_IS_IN_FLASH */
- /*
- * IPL (Initial Program Loader, integrated inside CPU)
- * Will load first 4k from NAND (SPL) into cache and execute it from there.
- *
- * SPL (Secondary Program Loader)
- * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
- * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
- * controller and the NAND controller so that the special U-Boot image can be
- * loaded from NAND to SDRAM.
- *
- * NUB (NAND U-Boot)
- * This NAND U-Boot (NUB) is a special U-Boot version which can be started
- * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
- *
- * On 440EPx the SPL is copied to SDRAM before the NAND controller is
- * set up. While still running from cache, I experienced problems accessing
- * the NAND controller. sr - 2006-08-25
- */
- #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
- #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
- #define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
- #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
- #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
- #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
- /*
- * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
- */
- #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
- #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
- /*
- * Now the NAND chip has to be defined (no autodetection used!)
- */
- #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
- #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
- #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
- #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
- #define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
- #define CONFIG_SYS_NAND_ECCSIZE 256
- #define CONFIG_SYS_NAND_ECCBYTES 3
- #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
- #define CONFIG_SYS_NAND_OOBSIZE 16
- #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
- #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
- #ifdef CONFIG_ENV_IS_IN_NAND
- /*
- * For NAND booting the environment is embedded in the U-Boot image. Please take
- * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
- */
- #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
- #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
- #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
- #endif
- /*-----------------------------------------------------------------------
- * NAND FLASH
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_MAX_NAND_DEVICE 2
- #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
- #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
- #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
- #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
- #define CONFIG_SYS_NAND_CS 1
- #else
- #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
- /* Memory Bank 0 (NAND-FLASH) initialization */
- #define CONFIG_SYS_EBC_PB0AP 0x018003c0
- #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
- #endif
- /*-----------------------------------------------------------------------
- * DDR SDRAM
- *----------------------------------------------------------------------------- */
- #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
- #undef CONFIG_DDR_ECC /* don't use ECC */
- #define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
- #define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
- #define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
- #define CONFIG_PROG_SDRAM_TLB
- /*-----------------------------------------------------------------------
- * I2C
- *----------------------------------------------------------------------*/
- #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
- #define CONFIG_SYS_I2C_MULTI_EEPROMS
- #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
- #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
- #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
- #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
- #ifdef CONFIG_ENV_IS_IN_EEPROM
- #define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
- #define CONFIG_ENV_OFFSET 0x0
- #endif /* CONFIG_ENV_IS_IN_EEPROM */
- /*
- * Default environment variables
- */
- #define CONFIG_EXTRA_ENV_SETTINGS \
- CONFIG_AMCC_DEF_ENV \
- CONFIG_AMCC_DEF_ENV_POWERPC \
- CONFIG_AMCC_DEF_ENV_PPC_OLD \
- CONFIG_AMCC_DEF_ENV_NOR_UPD \
- CONFIG_AMCC_DEF_ENV_NAND_UPD \
- "kernel_addr=fff00000\0" \
- "ramdisk_addr=fff10000\0" \
- ""
- #define CONFIG_HAS_ETH0
- #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
- #define CONFIG_PHY1_ADDR 1
- #ifndef CONFIG_BAMBOO_NAND
- #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
- #endif /* CONFIG_BAMBOO_NAND */
- #ifdef CONFIG_440EP
- /* USB */
- #define CONFIG_USB_OHCI
- #define CONFIG_USB_STORAGE
- /*Comment this out to enable USB 1.1 device*/
- #define USB_2_0_DEVICE
- #endif /*CONFIG_440EP*/
- /*
- * Commands additional to the ones defined in amcc-common.h
- */
- #define CONFIG_CMD_DATE
- #define CONFIG_CMD_EXT2
- #define CONFIG_CMD_FAT
- #define CONFIG_CMD_PCI
- #define CONFIG_CMD_SDRAM
- #define CONFIG_CMD_SNTP
- #define CONFIG_CMD_USB
- #ifdef CONFIG_BAMBOO_NAND
- #define CONFIG_CMD_NAND
- #endif
- #define CONFIG_SUPPORT_VFAT
- /* Partitions */
- #define CONFIG_MAC_PARTITION
- #define CONFIG_DOS_PARTITION
- #define CONFIG_ISO_PARTITION
- /*-----------------------------------------------------------------------
- * PCI stuff
- *-----------------------------------------------------------------------
- */
- /* General PCI */
- #define CONFIG_PCI /* include pci support */
- #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
- #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
- #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
- /* Board-specific PCI */
- #define CONFIG_SYS_PCI_TARGET_INIT
- #define CONFIG_SYS_PCI_MASTER_INIT
- #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
- #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
- #endif /* __CONFIG_H */
|