bamboo.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * (C) Copyright 2005-2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * bamboo.h - configuration for BAMBOO board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_BAMBOO 1 /* Board is BAMBOO */
  32. #define CONFIG_440EP 1 /* Specific PPC440EP support */
  33. #define CONFIG_440 1 /* ... PPC440 family */
  34. #define CONFIG_4xx 1 /* ... PPC4xx family */
  35. #define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
  36. /*
  37. * Include common defines/options for all AMCC eval boards
  38. */
  39. #define CONFIG_HOSTNAME bamboo
  40. #include "amcc-common.h"
  41. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  42. /*
  43. * Please note that, if NAND support is enabled, the 2nd ethernet port
  44. * can't be used because of pin multiplexing. So, if you want to use the
  45. * 2nd ethernet port you have to "undef" the following define.
  46. */
  47. #define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
  48. /*-----------------------------------------------------------------------
  49. * Base addresses -- Note these are effective addresses where the
  50. * actual resources get mapped (not physical addresses)
  51. *----------------------------------------------------------------------*/
  52. #define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
  53. #define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
  54. #define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
  55. #define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
  56. #define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
  57. /*Don't change either of these*/
  58. #define CONFIG_SYS_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
  59. #define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
  60. /*Don't change either of these*/
  61. #define CONFIG_SYS_USB_DEVICE 0x50000000
  62. #define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
  63. #define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
  64. #define CONFIG_SYS_NAND_ADDR 0x90000000
  65. #define CONFIG_SYS_NAND2_ADDR 0x94000000
  66. /*-----------------------------------------------------------------------
  67. * Initial RAM & stack pointer (placed in SDRAM)
  68. *----------------------------------------------------------------------*/
  69. #define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
  70. #define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
  71. #define CONFIG_SYS_INIT_RAM_END (4 << 10)
  72. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
  73. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  74. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  75. /*-----------------------------------------------------------------------
  76. * Serial Port
  77. *----------------------------------------------------------------------*/
  78. #define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
  79. /* define this if you want console on UART1 */
  80. #undef CONFIG_UART1_CONSOLE
  81. /*-----------------------------------------------------------------------
  82. * NVRAM/RTC
  83. *
  84. * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
  85. * The DS1558 code assumes this condition
  86. *
  87. *----------------------------------------------------------------------*/
  88. #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
  89. #define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
  90. /*-----------------------------------------------------------------------
  91. * Environment
  92. *----------------------------------------------------------------------*/
  93. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  94. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  95. #else
  96. #define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
  97. #define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
  98. #endif
  99. /*-----------------------------------------------------------------------
  100. * FLASH related
  101. *----------------------------------------------------------------------*/
  102. #define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
  103. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
  104. #undef CONFIG_SYS_FLASH_CHECKSUM
  105. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  106. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  107. #define CONFIG_SYS_FLASH_ADDR0 0x555
  108. #define CONFIG_SYS_FLASH_ADDR1 0x2aa
  109. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
  110. #define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
  111. #define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
  112. #ifdef CONFIG_ENV_IS_IN_FLASH
  113. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  114. #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
  115. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  116. /* Address and size of Redundant Environment Sector */
  117. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
  118. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  119. #endif /* CONFIG_ENV_IS_IN_FLASH */
  120. /*
  121. * IPL (Initial Program Loader, integrated inside CPU)
  122. * Will load first 4k from NAND (SPL) into cache and execute it from there.
  123. *
  124. * SPL (Secondary Program Loader)
  125. * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
  126. * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
  127. * controller and the NAND controller so that the special U-Boot image can be
  128. * loaded from NAND to SDRAM.
  129. *
  130. * NUB (NAND U-Boot)
  131. * This NAND U-Boot (NUB) is a special U-Boot version which can be started
  132. * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
  133. *
  134. * On 440EPx the SPL is copied to SDRAM before the NAND controller is
  135. * set up. While still running from cache, I experienced problems accessing
  136. * the NAND controller. sr - 2006-08-25
  137. */
  138. #define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
  139. #define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
  140. #define CONFIG_SYS_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
  141. #define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
  142. #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
  143. #define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
  144. /*
  145. * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
  146. */
  147. #define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
  148. #define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
  149. /*
  150. * Now the NAND chip has to be defined (no autodetection used!)
  151. */
  152. #define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
  153. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  154. #define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
  155. #define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
  156. #define CONFIG_SYS_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
  157. #define CONFIG_SYS_NAND_ECCSIZE 256
  158. #define CONFIG_SYS_NAND_ECCBYTES 3
  159. #define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
  160. #define CONFIG_SYS_NAND_OOBSIZE 16
  161. #define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
  162. #define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
  163. #ifdef CONFIG_ENV_IS_IN_NAND
  164. /*
  165. * For NAND booting the environment is embedded in the U-Boot image. Please take
  166. * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
  167. */
  168. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  169. #define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
  170. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  171. #endif
  172. /*-----------------------------------------------------------------------
  173. * NAND FLASH
  174. *----------------------------------------------------------------------*/
  175. #define CONFIG_SYS_MAX_NAND_DEVICE 2
  176. #define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
  177. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
  178. #define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
  179. #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  180. #define CONFIG_SYS_NAND_CS 1
  181. #else
  182. #define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
  183. /* Memory Bank 0 (NAND-FLASH) initialization */
  184. #define CONFIG_SYS_EBC_PB0AP 0x018003c0
  185. #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
  186. #endif
  187. /*-----------------------------------------------------------------------
  188. * DDR SDRAM
  189. *----------------------------------------------------------------------------- */
  190. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  191. #undef CONFIG_DDR_ECC /* don't use ECC */
  192. #define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
  193. #define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
  194. #define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
  195. #define CONFIG_PROG_SDRAM_TLB
  196. /*-----------------------------------------------------------------------
  197. * I2C
  198. *----------------------------------------------------------------------*/
  199. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  200. #define CONFIG_SYS_I2C_MULTI_EEPROMS
  201. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
  202. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  203. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  204. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  205. #ifdef CONFIG_ENV_IS_IN_EEPROM
  206. #define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
  207. #define CONFIG_ENV_OFFSET 0x0
  208. #endif /* CONFIG_ENV_IS_IN_EEPROM */
  209. /*
  210. * Default environment variables
  211. */
  212. #define CONFIG_EXTRA_ENV_SETTINGS \
  213. CONFIG_AMCC_DEF_ENV \
  214. CONFIG_AMCC_DEF_ENV_POWERPC \
  215. CONFIG_AMCC_DEF_ENV_PPC_OLD \
  216. CONFIG_AMCC_DEF_ENV_NOR_UPD \
  217. CONFIG_AMCC_DEF_ENV_NAND_UPD \
  218. "kernel_addr=fff00000\0" \
  219. "ramdisk_addr=fff10000\0" \
  220. ""
  221. #define CONFIG_HAS_ETH0
  222. #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
  223. #define CONFIG_PHY1_ADDR 1
  224. #ifndef CONFIG_BAMBOO_NAND
  225. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  226. #endif /* CONFIG_BAMBOO_NAND */
  227. #ifdef CONFIG_440EP
  228. /* USB */
  229. #define CONFIG_USB_OHCI
  230. #define CONFIG_USB_STORAGE
  231. /*Comment this out to enable USB 1.1 device*/
  232. #define USB_2_0_DEVICE
  233. #endif /*CONFIG_440EP*/
  234. /*
  235. * Commands additional to the ones defined in amcc-common.h
  236. */
  237. #define CONFIG_CMD_DATE
  238. #define CONFIG_CMD_EXT2
  239. #define CONFIG_CMD_FAT
  240. #define CONFIG_CMD_PCI
  241. #define CONFIG_CMD_SDRAM
  242. #define CONFIG_CMD_SNTP
  243. #define CONFIG_CMD_USB
  244. #ifdef CONFIG_BAMBOO_NAND
  245. #define CONFIG_CMD_NAND
  246. #endif
  247. #define CONFIG_SUPPORT_VFAT
  248. /* Partitions */
  249. #define CONFIG_MAC_PARTITION
  250. #define CONFIG_DOS_PARTITION
  251. #define CONFIG_ISO_PARTITION
  252. /*-----------------------------------------------------------------------
  253. * PCI stuff
  254. *-----------------------------------------------------------------------
  255. */
  256. /* General PCI */
  257. #define CONFIG_PCI /* include pci support */
  258. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  259. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  260. #define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
  261. /* Board-specific PCI */
  262. #define CONFIG_SYS_PCI_TARGET_INIT
  263. #define CONFIG_SYS_PCI_MASTER_INIT
  264. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  265. #define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
  266. #endif /* __CONFIG_H */