atc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  33. #define CONFIG_ATC 1 /* ...on a ATC board */
  34. #define CONFIG_CPM2 1 /* Has a CPM2 */
  35. /*
  36. * select serial console configuration
  37. *
  38. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  39. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  40. * for SCC).
  41. *
  42. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  43. * defined elsewhere (for example, on the cogent platform, there are serial
  44. * ports on the motherboard which are used for the serial console - see
  45. * cogent/cma101/serial.[ch]).
  46. */
  47. #define CONFIG_CONS_ON_SMC /* define if console on SMC */
  48. #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
  49. #undef CONFIG_CONS_NONE /* define if console on something else*/
  50. #define CONFIG_CONS_INDEX 2 /* which serial channel for console */
  51. #define CONFIG_BAUDRATE 115200
  52. /*
  53. * select ethernet configuration
  54. *
  55. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  56. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  57. * for FCC)
  58. *
  59. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  60. * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
  61. */
  62. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  63. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  64. #define CONFIG_ETHER_ON_FCC
  65. #define CONFIG_NET_MULTI
  66. #define CONFIG_ETHER_ON_FCC2
  67. /*
  68. * - Rx-CLK is CLK13
  69. * - Tx-CLK is CLK14
  70. * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
  71. * - Enable Full Duplex in FSMR
  72. */
  73. # define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
  74. # define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
  75. # define CONFIG_SYS_CPMFCR_RAMTYPE 0
  76. # define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
  77. #define CONFIG_ETHER_ON_FCC3
  78. /*
  79. * - Rx-CLK is CLK15
  80. * - Tx-CLK is CLK16
  81. * - RAM for BD/Buffers is on the local Bus (see 28-13)
  82. * - Enable Half Duplex in FSMR
  83. */
  84. # define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
  85. # define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
  86. /* system clock rate (CLKIN) - equal to the 60x and local bus speed */
  87. #define CONFIG_8260_CLKIN 64000000 /* in Hz */
  88. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  89. #undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in Hz */
  90. #define CONFIG_PREBOOT \
  91. "echo;" \
  92. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;"\
  93. "echo"
  94. #undef CONFIG_BOOTARGS
  95. #define CONFIG_BOOTCOMMAND \
  96. "bootp;" \
  97. "setenv bootargs root=/dev/nfs rw " \
  98. "nfsroot=${serverip}:${rootpath} " \
  99. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;"\
  100. "bootm"
  101. /*-----------------------------------------------------------------------
  102. * Miscellaneous configuration options
  103. */
  104. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  105. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  106. /*
  107. * BOOTP options
  108. */
  109. #define CONFIG_BOOTP_SUBNETMASK
  110. #define CONFIG_BOOTP_GATEWAY
  111. #define CONFIG_BOOTP_HOSTNAME
  112. #define CONFIG_BOOTP_BOOTPATH
  113. #define CONFIG_BOOTP_BOOTFILESIZE
  114. /*
  115. * Command line configuration.
  116. */
  117. #include <config_cmd_default.h>
  118. #define CONFIG_CMD_EEPROM
  119. #define CONFIG_CMD_PCI
  120. #define CONFIG_CMD_PCMCIA
  121. #define CONFIG_CMD_DATE
  122. #define CONFIG_CMD_IDE
  123. #define CONFIG_DOS_PARTITION
  124. /*
  125. * Miscellaneous configurable options
  126. */
  127. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  128. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  129. #if defined(CONFIG_CMD_KGDB)
  130. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  131. #else
  132. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  133. #endif
  134. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  135. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  136. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  137. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  138. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  139. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  140. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  141. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  142. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  143. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 /* "bad" address */
  144. #define CONFIG_SYS_ALLOC_DPRAM
  145. #undef CONFIG_WATCHDOG /* watchdog disabled */
  146. #define CONFIG_SPI
  147. #define CONFIG_RTC_DS12887
  148. #define RTC_BASE_ADDR 0xF5000000
  149. #define RTC_PORT_ADDR RTC_BASE_ADDR + 0x800
  150. #define RTC_PORT_DATA RTC_BASE_ADDR + 0x808
  151. #define CONFIG_MISC_INIT_R
  152. /*
  153. * For booting Linux, the board info and command line data
  154. * have to be in the first 8 MB of memory, since this is
  155. * the maximum mapped by the Linux kernel during initialization.
  156. */
  157. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  158. /*-----------------------------------------------------------------------
  159. * Flash configuration
  160. */
  161. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  162. #define CONFIG_SYS_FLASH_SIZE 0x00800000
  163. /*-----------------------------------------------------------------------
  164. * FLASH organization
  165. */
  166. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  167. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  168. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  169. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  170. #define CONFIG_FLASH_16BIT
  171. /*-----------------------------------------------------------------------
  172. * Hard Reset Configuration Words
  173. *
  174. * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
  175. * defines for the various registers affected by the HRCW e.g. changing
  176. * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
  177. */
  178. #define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS | \
  179. HRCW_BPS10 |\
  180. HRCW_APPC10)
  181. /* no slaves so just fill with zeros */
  182. #define CONFIG_SYS_HRCW_SLAVE1 0
  183. #define CONFIG_SYS_HRCW_SLAVE2 0
  184. #define CONFIG_SYS_HRCW_SLAVE3 0
  185. #define CONFIG_SYS_HRCW_SLAVE4 0
  186. #define CONFIG_SYS_HRCW_SLAVE5 0
  187. #define CONFIG_SYS_HRCW_SLAVE6 0
  188. #define CONFIG_SYS_HRCW_SLAVE7 0
  189. /*-----------------------------------------------------------------------
  190. * Internal Memory Mapped Register
  191. */
  192. #define CONFIG_SYS_IMMR 0xF0000000
  193. /*-----------------------------------------------------------------------
  194. * Definitions for initial stack pointer and data area (in DPRAM)
  195. */
  196. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  197. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  198. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data*/
  199. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  200. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  201. /*-----------------------------------------------------------------------
  202. * Start addresses for the final memory configuration
  203. * (Set up by the startup code)
  204. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  205. *
  206. * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE.
  207. */
  208. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  209. #define CONFIG_SYS_SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  210. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  211. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  212. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
  213. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  214. # define CONFIG_SYS_RAMBOOT
  215. #endif
  216. #define CONFIG_PCI
  217. #define CONFIG_PCI_PNP
  218. #define CONFIG_SYS_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
  219. #if 1
  220. /* environment is in Flash */
  221. #define CONFIG_ENV_IS_IN_FLASH 1
  222. # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x30000)
  223. # define CONFIG_ENV_SIZE 0x10000
  224. # define CONFIG_ENV_SECT_SIZE 0x10000
  225. #else
  226. #define CONFIG_ENV_IS_IN_EEPROM 1
  227. #define CONFIG_ENV_OFFSET 0
  228. #define CONFIG_ENV_SIZE 2048
  229. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 16-byte page size */
  230. #endif
  231. /*
  232. * Internal Definitions
  233. *
  234. * Boot Flags
  235. */
  236. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH*/
  237. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  238. /*-----------------------------------------------------------------------
  239. * Cache Configuration
  240. */
  241. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  242. #if defined(CONFIG_CMD_KGDB)
  243. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  244. #endif
  245. /*-----------------------------------------------------------------------
  246. * HIDx - Hardware Implementation-dependent Registers 2-11
  247. *-----------------------------------------------------------------------
  248. * HID0 also contains cache control - initially enable both caches and
  249. * invalidate contents, then the final state leaves only the instruction
  250. * cache enabled. Note that Power-On and Hard reset invalidate the caches,
  251. * but Soft reset does not.
  252. *
  253. * HID1 has only read-only information - nothing to set.
  254. */
  255. #define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|\
  256. HID0_DCI|HID0_IFEM|HID0_ABE)
  257. #define CONFIG_SYS_HID0_FINAL (HID0_IFEM|HID0_ABE)
  258. #define CONFIG_SYS_HID2 0
  259. /*-----------------------------------------------------------------------
  260. * RMR - Reset Mode Register 5-5
  261. *-----------------------------------------------------------------------
  262. * turn on Checkstop Reset Enable
  263. */
  264. #define CONFIG_SYS_RMR RMR_CSRE
  265. /*-----------------------------------------------------------------------
  266. * BCR - Bus Configuration 4-25
  267. *-----------------------------------------------------------------------
  268. */
  269. #define BCR_APD01 0x10000000
  270. #define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
  271. /*-----------------------------------------------------------------------
  272. * SIUMCR - SIU Module Configuration 4-31
  273. *-----------------------------------------------------------------------
  274. */
  275. #define CONFIG_SYS_SIUMCR (SIUMCR_BBD|SIUMCR_APPC10|\
  276. SIUMCR_CS10PC00|SIUMCR_BCTLC10)
  277. /*-----------------------------------------------------------------------
  278. * SYPCR - System Protection Control 4-35
  279. * SYPCR can only be written once after reset!
  280. *-----------------------------------------------------------------------
  281. * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
  282. */
  283. #if defined(CONFIG_WATCHDOG)
  284. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  285. SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
  286. #else
  287. #define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
  288. SYPCR_SWRI|SYPCR_SWP)
  289. #endif /* CONFIG_WATCHDOG */
  290. /*-----------------------------------------------------------------------
  291. * TMCNTSC - Time Counter Status and Control 4-40
  292. *-----------------------------------------------------------------------
  293. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  294. * and enable Time Counter
  295. */
  296. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  297. /*-----------------------------------------------------------------------
  298. * PISCR - Periodic Interrupt Status and Control 4-42
  299. *-----------------------------------------------------------------------
  300. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  301. * Periodic timer
  302. */
  303. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  304. /*-----------------------------------------------------------------------
  305. * SCCR - System Clock Control 9-8
  306. *-----------------------------------------------------------------------
  307. * Ensure DFBRG is Divide by 16
  308. */
  309. #define CONFIG_SYS_SCCR SCCR_DFBRG01
  310. /*-----------------------------------------------------------------------
  311. * RCCR - RISC Controller Configuration 13-7
  312. *-----------------------------------------------------------------------
  313. */
  314. #define CONFIG_SYS_RCCR 0
  315. #define CONFIG_SYS_MIN_AM_MASK 0xC0000000
  316. /*-----------------------------------------------------------------------
  317. * MPTPR - Memory Refresh Timer Prescaler Register 10-18
  318. *-----------------------------------------------------------------------
  319. */
  320. #define CONFIG_SYS_MPTPR 0x1F00
  321. /*-----------------------------------------------------------------------
  322. * PSRT - Refresh Timer Register 10-16
  323. *-----------------------------------------------------------------------
  324. */
  325. #define CONFIG_SYS_PSRT 0x0f
  326. /*-----------------------------------------------------------------------
  327. * PSRT - SDRAM Mode Register 10-10
  328. *-----------------------------------------------------------------------
  329. */
  330. /* SDRAM initialization values for 8-column chips
  331. */
  332. #define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
  333. ORxS_BPD_4 |\
  334. ORxS_ROWST_PBI1_A7 |\
  335. ORxS_NUMR_12)
  336. #define CONFIG_SYS_PSDMR_8COL (PSDMR_PBI |\
  337. PSDMR_SDAM_A15_IS_A5 |\
  338. PSDMR_BSMA_A15_A17 |\
  339. PSDMR_SDA10_PBI1_A7 |\
  340. PSDMR_RFRC_7_CLK |\
  341. PSDMR_PRETOACT_3W |\
  342. PSDMR_ACTTORW_2W |\
  343. PSDMR_LDOTOPRE_1C |\
  344. PSDMR_WRC_1C |\
  345. PSDMR_CL_2)
  346. /* SDRAM initialization values for 9-column chips
  347. */
  348. #define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
  349. ORxS_BPD_4 |\
  350. ORxS_ROWST_PBI1_A6 |\
  351. ORxS_NUMR_12)
  352. #define CONFIG_SYS_PSDMR_9COL (PSDMR_PBI |\
  353. PSDMR_SDAM_A16_IS_A5 |\
  354. PSDMR_BSMA_A15_A17 |\
  355. PSDMR_SDA10_PBI1_A6 |\
  356. PSDMR_RFRC_7_CLK |\
  357. PSDMR_PRETOACT_3W |\
  358. PSDMR_ACTTORW_2W |\
  359. PSDMR_LDOTOPRE_1C |\
  360. PSDMR_WRC_1C |\
  361. PSDMR_CL_2)
  362. /*
  363. * Init Memory Controller:
  364. *
  365. * Bank Bus Machine PortSz Device
  366. * ---- --- ------- ------ ------
  367. * 0 60x GPCM 8 bit Boot ROM
  368. * 1 60x GPCM 64 bit FLASH
  369. * 2 60x SDRAM 64 bit SDRAM
  370. *
  371. */
  372. #define CONFIG_SYS_MRS_OFFS 0x00000000
  373. /* Bank 0 - FLASH
  374. */
  375. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  376. BRx_PS_16 |\
  377. BRx_MS_GPCM_P |\
  378. BRx_V)
  379. #define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  380. ORxG_CSNT |\
  381. ORxG_ACS_DIV1 |\
  382. ORxG_SCY_3_CLK |\
  383. ORxU_EHTR_8IDLE)
  384. /* Bank 2 - 60x bus SDRAM
  385. */
  386. #ifndef CONFIG_SYS_RAMBOOT
  387. #define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
  388. BRx_PS_64 |\
  389. BRx_MS_SDRAM_P |\
  390. BRx_V)
  391. #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_8COL
  392. #define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_8COL
  393. #endif /* CONFIG_SYS_RAMBOOT */
  394. #define CONFIG_SYS_BR4_PRELIM ((RTC_BASE_ADDR & BRx_BA_MSK) |\
  395. BRx_PS_8 |\
  396. BRx_MS_UPMA |\
  397. BRx_V)
  398. #define CONFIG_SYS_OR4_PRELIM (ORxU_AM_MSK | ORxU_BI)
  399. /*-----------------------------------------------------------------------
  400. * PCMCIA stuff
  401. *-----------------------------------------------------------------------
  402. *
  403. */
  404. #define CONFIG_I82365
  405. #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x81000000
  406. #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x1000
  407. /*-----------------------------------------------------------------------
  408. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  409. *-----------------------------------------------------------------------
  410. */
  411. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  412. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  413. #undef CONFIG_IDE_LED /* LED for ide not supported */
  414. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  415. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  416. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  417. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  418. #define CONFIG_SYS_ATA_BASE_ADDR 0xa0000000
  419. /* Offset for data I/O */
  420. #define CONFIG_SYS_ATA_DATA_OFFSET 0x100
  421. /* Offset for normal register accesses */
  422. #define CONFIG_SYS_ATA_REG_OFFSET 0x100
  423. /* Offset for alternate registers */
  424. #define CONFIG_SYS_ATA_ALT_OFFSET 0x108
  425. #endif /* __CONFIG_H */