TQM823L.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
  34. #ifdef CONFIG_LCD /* with LCD controller ? */
  35. #define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
  36. #define CONFIG_LCD_INFO 1 /* ... and some board info */
  37. #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
  38. #endif
  39. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  40. #undef CONFIG_8xx_CONS_SMC2
  41. #undef CONFIG_8xx_CONS_NONE
  42. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  43. #define CONFIG_BOOTCOUNT_LIMIT
  44. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  45. #define CONFIG_BOARD_TYPES 1 /* support board types */
  46. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  47. #undef CONFIG_BOOTARGS
  48. #define CONFIG_EXTRA_ENV_SETTINGS \
  49. "netdev=eth0\0" \
  50. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  51. "nfsroot=${serverip}:${rootpath}\0" \
  52. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  53. "addip=setenv bootargs ${bootargs} " \
  54. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  55. ":${hostname}:${netdev}:off panic=1\0" \
  56. "flash_nfs=run nfsargs addip;" \
  57. "bootm ${kernel_addr}\0" \
  58. "flash_self=run ramargs addip;" \
  59. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  60. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  61. "rootpath=/opt/eldk/ppc_8xx\0" \
  62. "hostname=TQM823L\0" \
  63. "bootfile=TQM823L/uImage\0" \
  64. "fdt_addr=40040000\0" \
  65. "kernel_addr=40060000\0" \
  66. "ramdisk_addr=40200000\0" \
  67. "u-boot=TQM823L/u-image.bin\0" \
  68. "load=tftp 200000 ${u-boot}\0" \
  69. "update=prot off 40000000 +${filesize};" \
  70. "era 40000000 +${filesize};" \
  71. "cp.b 200000 40000000 ${filesize};" \
  72. "sete filesize;save\0" \
  73. ""
  74. #define CONFIG_BOOTCOMMAND "run flash_self"
  75. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  76. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  77. #undef CONFIG_WATCHDOG /* watchdog disabled */
  78. #if defined(CONFIG_LCD)
  79. # undef CONFIG_STATUS_LED /* disturbs display */
  80. #else
  81. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  82. #endif /* CONFIG_LCD */
  83. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  84. /*
  85. * BOOTP options
  86. */
  87. #define CONFIG_BOOTP_SUBNETMASK
  88. #define CONFIG_BOOTP_GATEWAY
  89. #define CONFIG_BOOTP_HOSTNAME
  90. #define CONFIG_BOOTP_BOOTPATH
  91. #define CONFIG_BOOTP_BOOTFILESIZE
  92. #define CONFIG_MAC_PARTITION
  93. #define CONFIG_DOS_PARTITION
  94. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  95. /*
  96. * Command line configuration.
  97. */
  98. #include <config_cmd_default.h>
  99. #define CONFIG_CMD_ASKENV
  100. #define CONFIG_CMD_DATE
  101. #define CONFIG_CMD_DHCP
  102. #define CONFIG_CMD_ELF
  103. #define CONFIG_CMD_EXT2
  104. #define CONFIG_CMD_IDE
  105. #define CONFIG_CMD_JFFS2
  106. #define CONFIG_CMD_NFS
  107. #define CONFIG_CMD_SNTP
  108. #ifdef CONFIG_SPLASH_SCREEN
  109. #define CONFIG_CMD_BMP
  110. #endif
  111. #define CONFIG_NETCONSOLE
  112. /*
  113. * Miscellaneous configurable options
  114. */
  115. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  116. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  117. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  118. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  119. #ifdef CONFIG_SYS_HUSH_PARSER
  120. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  121. #endif
  122. #if defined(CONFIG_CMD_KGDB)
  123. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  124. #else
  125. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  126. #endif
  127. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  128. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  130. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  131. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  132. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  133. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  134. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  135. /*
  136. * Low Level Configuration Settings
  137. * (address mappings, register initial values, etc.)
  138. * You should know what you are doing if you make changes here.
  139. */
  140. /*-----------------------------------------------------------------------
  141. * Internal Memory Mapped Register
  142. */
  143. #define CONFIG_SYS_IMMR 0xFFF00000
  144. /*-----------------------------------------------------------------------
  145. * Definitions for initial stack pointer and data area (in DPRAM)
  146. */
  147. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  148. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  149. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  150. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  151. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  152. /*-----------------------------------------------------------------------
  153. * Start addresses for the final memory configuration
  154. * (Set up by the startup code)
  155. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  156. */
  157. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  158. #define CONFIG_SYS_FLASH_BASE 0x40000000
  159. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  160. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  161. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  162. /*
  163. * For booting Linux, the board info and command line data
  164. * have to be in the first 8 MB of memory, since this is
  165. * the maximum mapped by the Linux kernel during initialization.
  166. */
  167. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  168. /*-----------------------------------------------------------------------
  169. * FLASH organization
  170. */
  171. /* use CFI flash driver */
  172. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  173. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  174. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  175. #define CONFIG_SYS_FLASH_EMPTY_INFO
  176. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  177. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  178. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  179. #define CONFIG_ENV_IS_IN_FLASH 1
  180. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  181. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  182. /* Address and size of Redundant Environment Sector */
  183. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  184. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  185. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  186. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  187. /*-----------------------------------------------------------------------
  188. * Dynamic MTD partition support
  189. */
  190. #define CONFIG_CMD_MTDPARTS
  191. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  192. #define CONFIG_FLASH_CFI_MTD
  193. #define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
  194. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
  195. "128k(dtb)," \
  196. "1664k(kernel)," \
  197. "2m(rootfs)," \
  198. "4m(data)"
  199. /*-----------------------------------------------------------------------
  200. * Hardware Information Block
  201. */
  202. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  203. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  204. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  205. /*-----------------------------------------------------------------------
  206. * Cache Configuration
  207. */
  208. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  209. #if defined(CONFIG_CMD_KGDB)
  210. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  211. #endif
  212. /*-----------------------------------------------------------------------
  213. * SYPCR - System Protection Control 11-9
  214. * SYPCR can only be written once after reset!
  215. *-----------------------------------------------------------------------
  216. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  217. */
  218. #if defined(CONFIG_WATCHDOG)
  219. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  220. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  221. #else
  222. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  223. #endif
  224. /*-----------------------------------------------------------------------
  225. * SIUMCR - SIU Module Configuration 11-6
  226. *-----------------------------------------------------------------------
  227. * PCMCIA config., multi-function pin tri-state
  228. */
  229. #ifndef CONFIG_CAN_DRIVER
  230. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  231. #else /* we must activate GPL5 in the SIUMCR for CAN */
  232. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  233. #endif /* CONFIG_CAN_DRIVER */
  234. /*-----------------------------------------------------------------------
  235. * TBSCR - Time Base Status and Control 11-26
  236. *-----------------------------------------------------------------------
  237. * Clear Reference Interrupt Status, Timebase freezing enabled
  238. */
  239. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  240. /*-----------------------------------------------------------------------
  241. * RTCSC - Real-Time Clock Status and Control Register 11-27
  242. *-----------------------------------------------------------------------
  243. */
  244. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  245. /*-----------------------------------------------------------------------
  246. * PISCR - Periodic Interrupt Status and Control 11-31
  247. *-----------------------------------------------------------------------
  248. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  249. */
  250. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  251. /*-----------------------------------------------------------------------
  252. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  253. *-----------------------------------------------------------------------
  254. * Reset PLL lock status sticky bit, timer expired status bit and timer
  255. * interrupt status bit
  256. */
  257. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  258. /*-----------------------------------------------------------------------
  259. * SCCR - System Clock and reset Control Register 15-27
  260. *-----------------------------------------------------------------------
  261. * Set clock output, timebase and RTC source and divider,
  262. * power management and some other internal clocks
  263. */
  264. #define SCCR_MASK SCCR_EBDF11
  265. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  266. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  267. SCCR_DFALCD00)
  268. /*-----------------------------------------------------------------------
  269. * PCMCIA stuff
  270. *-----------------------------------------------------------------------
  271. *
  272. */
  273. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  274. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  275. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  276. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  277. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  278. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  279. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  280. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  281. /*-----------------------------------------------------------------------
  282. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  283. *-----------------------------------------------------------------------
  284. */
  285. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  286. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  287. #undef CONFIG_IDE_LED /* LED for ide not supported */
  288. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  289. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  290. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  291. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  292. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  293. /* Offset for data I/O */
  294. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  295. /* Offset for normal register accesses */
  296. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  297. /* Offset for alternate registers */
  298. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  299. /*-----------------------------------------------------------------------
  300. *
  301. *-----------------------------------------------------------------------
  302. *
  303. */
  304. #define CONFIG_SYS_DER 0
  305. /*
  306. * Init Memory Controller:
  307. *
  308. * BR0/1 and OR0/1 (FLASH)
  309. */
  310. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  311. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  312. /* used to re-map FLASH both when starting from SRAM or FLASH:
  313. * restrict access enough to keep SRAM working (if any)
  314. * but not too much to meddle with FLASH accesses
  315. */
  316. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  317. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  318. /*
  319. * FLASH timing:
  320. */
  321. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  322. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  323. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  324. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  325. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  326. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  327. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  328. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  329. /*
  330. * BR2/3 and OR2/3 (SDRAM)
  331. *
  332. */
  333. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  334. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  335. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  336. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  337. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  338. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  339. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  340. #ifndef CONFIG_CAN_DRIVER
  341. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  342. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  343. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  344. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  345. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  346. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
  347. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  348. BR_PS_8 | BR_MS_UPMB | BR_V )
  349. #endif /* CONFIG_CAN_DRIVER */
  350. /*
  351. * Memory Periodic Timer Prescaler
  352. *
  353. * The Divider for PTA (refresh timer) configuration is based on an
  354. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  355. * the number of chip selects (NCS) and the actually needed refresh
  356. * rate is done by setting MPTPR.
  357. *
  358. * PTA is calculated from
  359. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  360. *
  361. * gclk CPU clock (not bus clock!)
  362. * Trefresh Refresh cycle * 4 (four word bursts used)
  363. *
  364. * 4096 Rows from SDRAM example configuration
  365. * 1000 factor s -> ms
  366. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  367. * 4 Number of refresh cycles per period
  368. * 64 Refresh cycle in ms per number of rows
  369. * --------------------------------------------
  370. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  371. *
  372. * 50 MHz => 50.000.000 / Divider = 98
  373. * 66 Mhz => 66.000.000 / Divider = 129
  374. * 80 Mhz => 80.000.000 / Divider = 156
  375. */
  376. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  377. #define CONFIG_SYS_MAMR_PTA 98
  378. /*
  379. * For 16 MBit, refresh rates could be 31.3 us
  380. * (= 64 ms / 2K = 125 / quad bursts).
  381. * For a simpler initialization, 15.6 us is used instead.
  382. *
  383. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  384. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  385. */
  386. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  387. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  388. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  389. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  390. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  391. /*
  392. * MAMR settings for SDRAM
  393. */
  394. /* 8 column SDRAM */
  395. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  396. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  397. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  398. /* 9 column SDRAM */
  399. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  400. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  401. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  402. /*
  403. * Internal Definitions
  404. *
  405. * Boot Flags
  406. */
  407. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  408. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  409. #endif /* __CONFIG_H */