TOP5200.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
  6. *
  7. * TOP5200 differences from IceCube:
  8. * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
  9. * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
  10. * 1 SDRAM/DDRAM Bank up to 256 MB
  11. * local VPD I2C Bus is software driven and uses
  12. * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
  13. * FLASH is re-located at 0xff000000
  14. * Internal regs are at 0xf0000000
  15. * Reset jumps to 0x00000100
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #ifndef __CONFIG_H
  36. #define __CONFIG_H
  37. /*
  38. * High Level Configuration Options
  39. * (easy to change)
  40. */
  41. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  42. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  43. #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
  44. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  45. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  46. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  47. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  48. /*
  49. * Serial console configuration
  50. */
  51. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  52. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  53. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  54. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  55. /*
  56. * PCI Mapping:
  57. * 0x40000000 - 0x4fffffff - PCI Memory
  58. * 0x50000000 - 0x50ffffff - PCI IO Space
  59. */
  60. # define CONFIG_PCI 1
  61. # define CONFIG_PCI_PNP 1
  62. # define CONFIG_PCI_SCAN_SHOW 1
  63. # define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  64. # define CONFIG_PCI_MEM_BUS 0x40000000
  65. # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  66. # define CONFIG_PCI_MEM_SIZE 0x10000000
  67. # define CONFIG_PCI_IO_BUS 0x50000000
  68. # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  69. # define CONFIG_PCI_IO_SIZE 0x01000000
  70. #endif
  71. /* USB */
  72. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  73. # define CONFIG_USB_OHCI
  74. # define CONFIG_USB_CLOCK 0x0001bbbb
  75. # if defined (CONFIG_EVAL5200)
  76. # define CONFIG_USB_CONFIG 0x00005100
  77. # else
  78. # define CONFIG_USB_CONFIG 0x00001000
  79. # endif
  80. # define CONFIG_DOS_PARTITION
  81. # define CONFIG_USB_STORAGE
  82. #endif
  83. /* IDE */
  84. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  85. # define CONFIG_DOS_PARTITION
  86. #endif
  87. /*
  88. * BOOTP options
  89. */
  90. #define CONFIG_BOOTP_BOOTFILESIZE
  91. #define CONFIG_BOOTP_BOOTPATH
  92. #define CONFIG_BOOTP_GATEWAY
  93. #define CONFIG_BOOTP_HOSTNAME
  94. /*
  95. * Command line configuration.
  96. */
  97. #include <config_cmd_default.h>
  98. #define CONFIG_CMD_ASKENV
  99. #define CONFIG_CMD_BEDBUG
  100. #define CONFIG_CMD_DATE
  101. #define CONFIG_CMD_DHCP
  102. #define CONFIG_CMD_EEPROM
  103. #define CONFIG_CMD_ELF
  104. #define CONFIG_CMD_I2C
  105. #define CONFIG_CMD_IMMAP
  106. #define CONFIG_CMD_MII
  107. #define CONFIG_CMD_REGINFO
  108. #if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
  109. #define CONFIG_CMD_FAT
  110. #define CONFIG_CMD_IDE
  111. #define CONFIG_CMD_USB
  112. #define CONFIG_CMD_PCI
  113. #endif
  114. /*
  115. * MUST be low boot - HIGHBOOT is not supported anymore
  116. */
  117. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  118. # define CONFIG_SYS_LOWBOOT 1
  119. # define CONFIG_SYS_LOWBOOT16 1
  120. #else
  121. # error "TEXT_BASE must be 0xff000000"
  122. #endif
  123. /*
  124. * Autobooting
  125. */
  126. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  127. #define CONFIG_PREBOOT "echo;" \
  128. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  129. "echo"
  130. #undef CONFIG_BOOTARGS
  131. #define CONFIG_EXTRA_ENV_SETTINGS \
  132. "netdev=eth0\0" \
  133. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  134. "nfsroot=${serverip}:${rootpath}\0" \
  135. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  136. "addip=setenv bootargs ${bootargs} " \
  137. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  138. ":${hostname}:${netdev}:off panic=1\0" \
  139. "flash_nfs=run nfsargs addip;" \
  140. "bootm ${kernel_addr}\0" \
  141. "flash_self=run ramargs addip;" \
  142. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  143. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  144. "rootpath=/opt/eldk/ppc_82xx\0" \
  145. "bootfile=/tftpboot/MPC5200/uImage\0" \
  146. ""
  147. #define CONFIG_BOOTCOMMAND "run flash_self"
  148. /*
  149. * IPB Bus clocking configuration.
  150. */
  151. #undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  152. /*
  153. * I2C configuration
  154. */
  155. /*
  156. * EEPROM configuration
  157. */
  158. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  159. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  161. #define CONFIG_SYS_EEPROM_SIZE 0x2000
  162. #define CONFIG_ENV_OVERWRITE
  163. #define CONFIG_MISC_INIT_R
  164. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  165. #define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
  166. #if defined (CONFIG_SOFT_I2C)
  167. # define SDA0 0x40
  168. # define SCL0 0x80
  169. # define GPIOE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c00))
  170. # define DDR0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c08))
  171. # define DVO0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c0c))
  172. # define DVI0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c20))
  173. # define ODE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c04))
  174. # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
  175. # define I2C_READ ((DVI0&SDA0)?1:0)
  176. # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
  177. # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
  178. # define I2C_DELAY {udelay(5);}
  179. # define I2C_ACTIVE {DDR0|=SDA0;}
  180. # define I2C_TRISTATE {DDR0&=~SDA0;}
  181. # define CONFIG_SYS_I2C_SPEED 100000
  182. # define CONFIG_SYS_I2C_SLAVE 0x7F
  183. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  184. #define CONFIG_SYS_I2C_FACT_ADDR 0x57
  185. #endif
  186. #if defined (CONFIG_HARD_I2C)
  187. # define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  188. # define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  189. # define CONFIG_SYS_I2C_SLAVE 0x7F
  190. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
  191. #define CONFIG_SYS_I2C_FACT_ADDR 0x54
  192. #endif
  193. /*
  194. * Flash configuration, expect one 16 Megabyte Bank at most
  195. */
  196. #define CONFIG_SYS_FLASH_BASE 0xff000000
  197. #define CONFIG_SYS_FLASH_SIZE 0x01000000
  198. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  199. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0)
  200. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  201. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  202. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  203. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  204. /*
  205. * DRAM configuration - will be read from VPD later... TODO!
  206. */
  207. #if 0
  208. /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
  209. #define CONFIG_SYS_DRAM_DDR 0
  210. #define CONFIG_SYS_DRAM_EMODE 0
  211. #define CONFIG_SYS_DRAM_MODE 0x008D
  212. #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
  213. #define CONFIG_SYS_DRAM_CONFIG1 0xC2233A00
  214. #define CONFIG_SYS_DRAM_CONFIG2 0x88B70004
  215. #define CONFIG_SYS_DRAM_TAP_DEL 0x08
  216. #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
  217. #endif
  218. #if 1
  219. /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
  220. #define CONFIG_SYS_DRAM_DDR 0
  221. #define CONFIG_SYS_DRAM_EMODE 0
  222. #define CONFIG_SYS_DRAM_MODE 0x00CD
  223. #define CONFIG_SYS_DRAM_CONTROL 0x514F0000
  224. #define CONFIG_SYS_DRAM_CONFIG1 0xD2333A00
  225. #define CONFIG_SYS_DRAM_CONFIG2 0x8AD70004
  226. #define CONFIG_SYS_DRAM_TAP_DEL 0x08
  227. #define CONFIG_SYS_DRAM_RAM_SIZE 0x19
  228. #endif
  229. /*
  230. * Environment settings
  231. */
  232. #define CONFIG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  233. #define CONFIG_ENV_OFFSET 0x1000
  234. #define CONFIG_ENV_SIZE 0x0700
  235. /*
  236. * VPD settings
  237. */
  238. #define CONFIG_SYS_FACT_OFFSET 0x1800
  239. #define CONFIG_SYS_FACT_SIZE 0x0800
  240. /*
  241. * Memory map
  242. *
  243. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  244. */
  245. #define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
  246. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  247. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  248. /* Use SRAM until RAM will be available */
  249. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  250. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  251. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  252. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  253. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  254. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  255. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  256. # define CONFIG_SYS_RAMBOOT 1
  257. #endif
  258. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  259. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  260. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  261. /*
  262. * Ethernet configuration
  263. */
  264. #define CONFIG_MPC5xxx_FEC 1
  265. #define CONFIG_MPC5xxx_FEC_MII10 /* Workaround for FEC 100Mbit problem */
  266. #define CONFIG_PHY_ADDR 0x1f
  267. #define CONFIG_PHY_TYPE 0x79c874
  268. /*
  269. * GPIO configuration:
  270. * PSC1,2,3 predefined as UART
  271. * PCI disabled
  272. * Ethernet 100 with MD
  273. */
  274. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044
  275. /*
  276. * Miscellaneous configurable options
  277. */
  278. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  279. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  280. #if defined(CONFIG_CMD_KGDB)
  281. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  282. #else
  283. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  284. #endif
  285. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  286. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  287. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  288. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  289. #define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  290. #define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
  291. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  292. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  293. #if defined(CONFIG_CMD_KGDB)
  294. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  295. #endif
  296. #ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
  297. #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
  298. #define RTC(reg) (0xf0010000+reg)
  299. /* setup CS2 for M48T08. Must MAP 64kB */
  300. #define CONFIG_SYS_CS2_START RTC(0)
  301. #define CONFIG_SYS_CS2_SIZE 0x10000
  302. /* setup CS2 configuration register: */
  303. /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
  304. /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
  305. #define CONFIG_SYS_CS2_CFG 0x00047800
  306. #else
  307. #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
  308. #endif
  309. /*
  310. * Various low-level settings
  311. */
  312. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  313. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  314. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  315. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  316. #define CONFIG_SYS_BOOTCS_CFG 0x00047801
  317. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  318. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  319. #define CONFIG_SYS_CS_BURST 0x00000000
  320. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  321. #define CONFIG_SYS_RESET_ADDRESS 0x7f000000
  322. /*-----------------------------------------------------------------------
  323. * IDE/ATA stuff Supports IDE harddisk
  324. *-----------------------------------------------------------------------
  325. */
  326. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  327. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  328. #undef CONFIG_IDE_LED /* LED for ide not supported */
  329. #define CONFIG_IDE_RESET 1
  330. #define CONFIG_IDE_PREINIT
  331. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  332. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  333. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  334. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  335. /* Offset for data I/O */
  336. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  337. /* Offset for normal register accesses */
  338. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  339. /* Offset for alternate registers */
  340. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005c)
  341. /* Interval between registers */
  342. #define CONFIG_SYS_ATA_STRIDE 4
  343. #endif /* __CONFIG_H */