SMN42.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * (C) Copyright 2007
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Configuation settings for the SMN42 board from Siemens.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * If we are developing, we might want to start u-boot from ram
  29. * so we MUST NOT initialize critical regs like mem-timing ...
  30. */
  31. #undef CONFIG_SKIP_LOWLEVEL_INIT
  32. #undef CONFIG_SKIP_RELOCATE_UBOOT
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_ARM7 1 /* This is a ARM7 CPU */
  38. #define CONFIG_ARM_THUMB 1 /* this is an ARM720TDMI */
  39. #define CONFIG_LPC2292
  40. #undef CONFIG_ARM7_REVD /* disable ARM720 REV.D Workarounds */
  41. #undef CONFIG_USE_IRQ /* don't need them anymore */
  42. /*
  43. * Size of malloc() pool
  44. */
  45. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
  46. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  47. /*
  48. * Hardware drivers
  49. */
  50. /*
  51. * select serial console configuration
  52. */
  53. #define CONFIG_LPC2292_SERIAL
  54. #define CONFIG_SERIAL1 1 /* we use Serial line 1 */
  55. /* allow to overwrite serial and ethaddr */
  56. #define CONFIG_ENV_OVERWRITE
  57. #define CONFIG_BAUDRATE 115200
  58. /*
  59. * BOOTP options
  60. */
  61. #define CONFIG_BOOTP_SUBNETMASK
  62. #define CONFIG_BOOTP_GATEWAY
  63. #define CONFIG_BOOTP_HOSTNAME
  64. #define CONFIG_BOOTP_BOOTPATH
  65. #define CONFIG_BOOTP_BOOTFILESIZE
  66. /* enable I2C and select the hardware/software driver */
  67. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  68. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  69. /* this would be 0xAE if E0, E1 and E2 were pulled high */
  70. #define CONFIG_SYS_I2C_SLAVE 0xA0
  71. #define CONFIG_SYS_I2C_EEPROM_ADDR (0xA0 >> 1)
  72. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit address */
  73. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* 64 bytes per write */
  74. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  75. /* not used but required by devices.c */
  76. #define CONFIG_SYS_I2C_SPEED 10000
  77. #ifdef CONFIG_SOFT_I2C
  78. /*
  79. * Software (bit-bang) I2C driver configuration
  80. */
  81. #define SCL 0x00000004 /* P0.2 */
  82. #define SDA 0x00000008 /* P0.3 */
  83. #define I2C_READ ((GET32(IO0PIN) & SDA) ? 1 : 0)
  84. #define I2C_SDA(x) { if (x) PUT32(IO0SET, SDA); else PUT32(IO0CLR, SDA); }
  85. #define I2C_SCL(x) { if (x) PUT32(IO0SET, SCL); else PUT32(IO0CLR, SCL); }
  86. #define I2C_DELAY { udelay(100); }
  87. #define I2C_ACTIVE { unsigned int i2ctmp; \
  88. i2ctmp = GET32(IO0DIR); \
  89. i2ctmp |= SDA; \
  90. PUT32(IO0DIR, i2ctmp); }
  91. #define I2C_TRISTATE { unsigned int i2ctmp; \
  92. i2ctmp = GET32(IO0DIR); \
  93. i2ctmp &= ~SDA; \
  94. PUT32(IO0DIR, i2ctmp); }
  95. #endif /* CONFIG_SOFT_I2C */
  96. /*
  97. * Command line configuration.
  98. */
  99. #include <config_cmd_default.h>
  100. #define CONFIG_CMD_DHCP
  101. #define CONFIG_CMD_FAT
  102. #define CONFIG_CMD_MMC
  103. #define CONFIG_CMD_NET
  104. #define CONFIG_CMD_EEPROM
  105. #define CONFIG_CMD_PING
  106. #define CONFIG_DOS_PARTITION
  107. #define CONFIG_BOOTDELAY 5
  108. /*
  109. * Miscellaneous configurable options
  110. */
  111. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  112. #define CONFIG_SYS_PROMPT "SMN42 # " /* Monitor Command Prompt */
  113. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  114. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  115. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  116. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  117. #define CONFIG_SYS_MEMTEST_START 0x81800000 /* memtest works on */
  118. #define CONFIG_SYS_MEMTEST_END 0x83000000 /* 24 MB in SRAM */
  119. #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
  120. /* for uClinux img is here*/
  121. #define CONFIG_SYS_SYS_CLK_FREQ 58982400 /* Hz */
  122. #define CONFIG_SYS_HZ 2048 /* decrementer freq in Hz */
  123. /* valid baudrates */
  124. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  125. /*-----------------------------------------------------------------------
  126. * Stack sizes
  127. *
  128. * The stack sizes are set up in start.S using the settings below
  129. */
  130. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  131. #ifdef CONFIG_USE_IRQ
  132. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  133. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  134. #endif
  135. /*-----------------------------------------------------------------------
  136. * Physical Memory Map
  137. */
  138. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SRAM */
  139. #define PHYS_SDRAM_1 0x81000000 /* SRAM Bank #1 */
  140. #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB SRAM */
  141. /* This is the external flash */
  142. #define PHYS_FLASH_1 0x80000000 /* Flash Bank #1 */
  143. #define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
  144. /*-----------------------------------------------------------------------
  145. * FLASH and environment organization
  146. */
  147. /*
  148. * The first entry in CONFIG_SYS_FLASH_BANKS_LIST is a dummy, but it must be present.
  149. */
  150. #define CONFIG_SYS_FLASH_BANKS_LIST { 0, PHYS_FLASH_1 }
  151. #define CONFIG_SYS_FLASH_ADDR0 0x555
  152. #define CONFIG_SYS_FLASH_ADDR1 0x2AA
  153. #define CONFIG_SYS_FLASH_ERASE_TOUT 16384 /* Timeout for Flash Erase (in ms) */
  154. #define CONFIG_SYS_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  155. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  156. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  157. #define CONFIG_ENV_IS_IN_FLASH 1
  158. /* The Environment Sector is in the CPU-internal flash */
  159. #define CONFIG_SYS_FLASH_BASE 0
  160. #define CONFIG_ENV_OFFSET 0x3C000
  161. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
  162. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  163. #define CONFIG_CMDLINE_TAG
  164. #define CONFIG_SETUP_MEMORY_TAGS
  165. #define CONFIG_INITRD_TAG
  166. #define CONFIG_MMC 1
  167. /* we use this ethernet chip */
  168. #define CONFIG_ENC28J60
  169. #endif /* __CONFIG_H */