RPXlite.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
  24. * U-Boot port on RPXlite board
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define RPXLite_50MHz
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #undef CONFIG_MPC860
  34. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  35. #define CONFIG_RPXLITE 1
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
  40. #if 0
  41. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  42. #else
  43. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  44. #endif
  45. #undef CONFIG_BOOTARGS
  46. #define CONFIG_BOOTCOMMAND \
  47. "bootp; " \
  48. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  49. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  50. "bootm"
  51. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  52. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  53. #define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
  54. #undef CONFIG_WATCHDOG /* watchdog disabled */
  55. /*
  56. * BOOTP options
  57. */
  58. #define CONFIG_BOOTP_SUBNETMASK
  59. #define CONFIG_BOOTP_GATEWAY
  60. #define CONFIG_BOOTP_HOSTNAME
  61. #define CONFIG_BOOTP_BOOTPATH
  62. #define CONFIG_BOOTP_BOOTFILESIZE
  63. /*
  64. * Command line configuration.
  65. */
  66. #include <config_cmd_default.h>
  67. /*
  68. * Miscellaneous configurable options
  69. */
  70. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  71. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  72. #if defined(CONFIG_CMD_KGDB)
  73. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  74. #else
  75. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  76. #endif
  77. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  78. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  79. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  80. #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
  81. #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
  82. #define CONFIG_SYS_RESET_ADDRESS 0x09900000
  83. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  84. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  85. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  86. /*
  87. * Low Level Configuration Settings
  88. * (address mappings, register initial values, etc.)
  89. * You should know what you are doing if you make changes here.
  90. */
  91. /*-----------------------------------------------------------------------
  92. * Internal Memory Mapped Register
  93. */
  94. #define CONFIG_SYS_IMMR 0xFA200000
  95. /*-----------------------------------------------------------------------
  96. * Definitions for initial stack pointer and data area (in DPRAM)
  97. */
  98. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  99. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  100. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  101. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  102. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  103. /*-----------------------------------------------------------------------
  104. * Start addresses for the final memory configuration
  105. * (Set up by the startup code)
  106. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  107. */
  108. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  109. #define CONFIG_SYS_FLASH_BASE 0xFFC00000
  110. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  111. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  112. #ifdef CONFIG_BZIP2
  113. #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */
  114. #else
  115. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  116. #endif /* CONFIG_BZIP2 */
  117. /*
  118. * For booting Linux, the board info and command line data
  119. * have to be in the first 8 MB of memory, since this is
  120. * the maximum mapped by the Linux kernel during initialization.
  121. */
  122. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  123. /*-----------------------------------------------------------------------
  124. * FLASH organization
  125. */
  126. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  127. #define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
  128. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  129. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  130. #define CONFIG_SYS_DIRECT_FLASH_TFTP
  131. #define CONFIG_ENV_IS_IN_FLASH 1
  132. #define CONFIG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
  133. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  134. #define CONFIG_ENV_OVERWRITE
  135. /*-----------------------------------------------------------------------
  136. * Cache Configuration
  137. */
  138. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  139. #if defined(CONFIG_CMD_KGDB)
  140. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  141. #endif
  142. /*-----------------------------------------------------------------------
  143. * SYPCR - System Protection Control 11-9
  144. * SYPCR can only be written once after reset!
  145. *-----------------------------------------------------------------------
  146. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  147. */
  148. #if defined(CONFIG_WATCHDOG)
  149. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  150. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  151. #else
  152. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * SIUMCR - SIU Module Configuration 11-6
  156. *-----------------------------------------------------------------------
  157. * PCMCIA config., multi-function pin tri-state
  158. */
  159. #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10)
  160. /*-----------------------------------------------------------------------
  161. * TBSCR - Time Base Status and Control 11-26
  162. *-----------------------------------------------------------------------
  163. * Clear Reference Interrupt Status, Timebase freezing enabled
  164. */
  165. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
  166. /*-----------------------------------------------------------------------
  167. * RTCSC - Real-Time Clock Status and Control Register 11-27
  168. *-----------------------------------------------------------------------
  169. */
  170. /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
  171. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
  172. /*-----------------------------------------------------------------------
  173. * PISCR - Periodic Interrupt Status and Control 11-31
  174. *-----------------------------------------------------------------------
  175. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  176. */
  177. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  178. /*-----------------------------------------------------------------------
  179. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  180. *-----------------------------------------------------------------------
  181. * Reset PLL lock status sticky bit, timer expired status bit and timer
  182. * interrupt status bit
  183. *
  184. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  185. */
  186. /* up to 50 MHz we use a 1:1 clock */
  187. #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
  188. /*-----------------------------------------------------------------------
  189. * SCCR - System Clock and reset Control Register 15-27
  190. *-----------------------------------------------------------------------
  191. * Set clock output, timebase and RTC source and divider,
  192. * power management and some other internal clocks
  193. */
  194. #define SCCR_MASK SCCR_EBDF00
  195. /* up to 50 MHz we use a 1:1 clock */
  196. #define CONFIG_SYS_SCCR (SCCR_COM11 | SCCR_TBS)
  197. /*-----------------------------------------------------------------------
  198. * PCMCIA stuff
  199. *-----------------------------------------------------------------------
  200. *
  201. */
  202. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  203. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  204. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  205. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  206. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  207. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  208. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  209. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  210. /*-----------------------------------------------------------------------
  211. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  212. *-----------------------------------------------------------------------
  213. */
  214. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  215. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  216. #undef CONFIG_IDE_LED /* LED for ide not supported */
  217. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  218. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  219. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  220. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  221. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  222. /* Offset for data I/O */
  223. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  224. /* Offset for normal register accesses */
  225. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  226. /* Offset for alternate registers */
  227. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  228. /*-----------------------------------------------------------------------
  229. *
  230. *-----------------------------------------------------------------------
  231. *
  232. */
  233. /*#define CONFIG_SYS_DER 0x2002000F*/
  234. #define CONFIG_SYS_DER 0
  235. /*
  236. * Init Memory Controller:
  237. *
  238. * BR0 and OR0 (FLASH)
  239. */
  240. #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
  241. #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
  242. /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
  243. #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
  244. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  245. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
  246. /*
  247. * BR1 and OR1 (SDRAM)
  248. *
  249. */
  250. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
  251. #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
  252. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  253. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
  254. #define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  255. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  256. /* RPXLITE mem setting */
  257. #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
  258. #define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
  259. #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
  260. #define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
  261. /*
  262. * Memory Periodic Timer Prescaler
  263. */
  264. /* periodic timer for refresh */
  265. #define CONFIG_SYS_MAMR_PTA 58
  266. /*
  267. * Refresh clock Prescalar
  268. */
  269. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV8
  270. /*
  271. * MAMR settings for SDRAM
  272. */
  273. /* 10 column SDRAM */
  274. #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  275. MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
  276. MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
  277. /*
  278. * Internal Definitions
  279. *
  280. * Boot Flags
  281. */
  282. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  283. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  284. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  285. /* Configuration variable added by yooth. */
  286. /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
  287. /*
  288. * BCSRx
  289. *
  290. * Board Status and Control Registers
  291. *
  292. */
  293. #define BCSR0 0xFA400000
  294. #define BCSR1 0xFA400001
  295. #define BCSR2 0xFA400002
  296. #define BCSR3 0xFA400003
  297. #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
  298. #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
  299. #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
  300. #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
  301. #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
  302. #define BCSR0_COLTEST 0x20
  303. #define BCSR0_ETHLPBK 0x40
  304. #define BCSR0_ETHEN 0x80
  305. #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
  306. #define BCSR1_PCVCTL6 0x02
  307. #define BCSR1_PCVCTL5 0x04
  308. #define BCSR1_PCVCTL4 0x08
  309. #define BCSR1_IPB5SEL 0x10
  310. #define BCSR2_ENPA5HDR 0x08 /* USB Control */
  311. #define BCSR2_ENUSBCLK 0x10
  312. #define BCSR2_USBPWREN 0x20
  313. #define BCSR2_USBSPD 0x40
  314. #define BCSR2_USBSUSP 0x80
  315. #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
  316. #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
  317. #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
  318. #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
  319. #define BCSR3_D27 0x10 /* Dip Switch settings */
  320. #define BCSR3_D26 0x20
  321. #define BCSR3_D25 0x40
  322. #define BCSR3_D24 0x80
  323. #endif /* __CONFIG_H */