RBC823.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Modified by Udi Finkelstein udif@udif.com
  6. * For the RBC823 board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  36. #define CONFIG_RBC823 1 /* ...on a RBC823 module */
  37. #if 0
  38. #define DEBUG 1
  39. #define CONFIG_LAST_STAGE_INIT
  40. #endif
  41. #define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
  42. #define CONFIG_LCD 1 /* use LCD controller ... */
  43. #define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
  44. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  45. #undef CONFIG_8xx_CONS_SMC1
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  48. #if 1
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  54. #define CONFIG_8xx_GCLK_FREQ 48000000L
  55. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  56. #undef CONFIG_BOOTARGS
  57. #define CONFIG_BOOTCOMMAND \
  58. "bootp; " \
  59. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  60. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  61. "bootm"
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  66. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  67. /*
  68. * BOOTP options
  69. */
  70. #define CONFIG_BOOTP_SUBNETMASK
  71. #define CONFIG_BOOTP_GATEWAY
  72. #define CONFIG_BOOTP_HOSTNAME
  73. #define CONFIG_BOOTP_BOOTPATH
  74. #define CONFIG_BOOTP_BOOTFILESIZE
  75. #undef CONFIG_MAC_PARTITION
  76. #define CONFIG_DOS_PARTITION
  77. #undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
  78. #define CONFIG_HARD_I2C
  79. #define CONFIG_SYS_I2C_SPEED 40000
  80. #define CONFIG_SYS_I2C_SLAVE 0xfe
  81. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  82. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  83. #define CONFIG_SYS_EEPROM_WRITE_BITS 4
  84. #define CONFIG_SYS_EEPROM_WRITE_DELAY_MS 10
  85. /*
  86. * Command line configuration.
  87. */
  88. #include <config_cmd_default.h>
  89. #define CONFIG_CMD_ASKENV
  90. #define CONFIG_CMD_BEDBUG
  91. #define CONFIG_CMD_BMP
  92. #define CONFIG_CMD_CACHE
  93. #define CONFIG_CMD_CDP
  94. #define CONFIG_CMD_DHCP
  95. #define CONFIG_CMD_DIAG
  96. #define CONFIG_CMD_DOC
  97. #define CONFIG_CMD_EEPROM
  98. #define CONFIG_CMD_ELF
  99. #define CONFIG_CMD_FAT
  100. #define CONFIG_CMD_I2C
  101. #define CONFIG_CMD_IMMAP
  102. #define CONFIG_CMD_KGDB
  103. #define CONFIG_CMD_PING
  104. #define CONFIG_CMD_PORTIO
  105. #define CONFIG_CMD_REGINFO
  106. #define CONFIG_CMD_SAVES
  107. #define CONFIG_CMD_SDRAM
  108. #undef CONFIG_CMD_SETGETDCR
  109. #undef CONFIG_CMD_XIMG
  110. /*
  111. * Miscellaneous configurable options
  112. */
  113. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  114. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  115. #if defined(CONFIG_CMD_KGDB)
  116. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  117. #else
  118. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  119. #endif
  120. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  121. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  122. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  123. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  124. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  125. #define CONFIG_SYS_LOAD_ADDR 0x0100000 /* default load address */
  126. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  127. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  128. /*
  129. * Low Level Configuration Settings
  130. * (address mappings, register initial values, etc.)
  131. * You should know what you are doing if you make changes here.
  132. */
  133. /*-----------------------------------------------------------------------
  134. * Internal Memory Mapped Register
  135. */
  136. #define CONFIG_SYS_IMMR 0xFF000000
  137. /*-----------------------------------------------------------------------
  138. * Definitions for initial stack pointer and data area (in DPRAM)
  139. */
  140. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  141. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  142. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  143. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  144. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  145. /*-----------------------------------------------------------------------
  146. * Start addresses for the final memory configuration
  147. * (Set up by the startup code)
  148. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  149. */
  150. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  151. #define CONFIG_SYS_FLASH_BASE 0xFFF00000
  152. #if defined(DEBUG)
  153. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
  154. #else
  155. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
  156. #endif
  157. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  158. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  159. /*
  160. * For booting Linux, the board info and command line data
  161. * have to be in the first 8 MB of memory, since this is
  162. * the maximum mapped by the Linux kernel during initialization.
  163. */
  164. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  165. /*-----------------------------------------------------------------------
  166. * FLASH organization
  167. */
  168. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  169. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  170. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  171. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  172. #define CONFIG_ENV_IS_IN_FLASH 1
  173. #define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  174. #define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  175. /*-----------------------------------------------------------------------
  176. * Cache Configuration
  177. */
  178. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  179. #if defined(CONFIG_CMD_KGDB)
  180. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  181. #endif
  182. /*-----------------------------------------------------------------------
  183. * SYPCR - System Protection Control 11-9
  184. * SYPCR can only be written once after reset!
  185. *-----------------------------------------------------------------------
  186. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  187. */
  188. #if defined(CONFIG_WATCHDOG)
  189. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  190. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  191. #else
  192. /*
  193. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  194. */
  195. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
  196. #endif
  197. /*-----------------------------------------------------------------------
  198. * SIUMCR - SIU Module Configuration 11-6
  199. *-----------------------------------------------------------------------
  200. * PCMCIA config., multi-function pin tri-state
  201. */
  202. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
  203. /*-----------------------------------------------------------------------
  204. * TBSCR - Time Base Status and Control 11-26
  205. *-----------------------------------------------------------------------
  206. * Clear Reference Interrupt Status, Timebase freezing enabled
  207. */
  208. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  209. /*-----------------------------------------------------------------------
  210. * RTCSC - Real-Time Clock Status and Control Register 11-27
  211. *-----------------------------------------------------------------------
  212. */
  213. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  214. /*-----------------------------------------------------------------------
  215. * PISCR - Periodic Interrupt Status and Control 11-31
  216. *-----------------------------------------------------------------------
  217. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  218. */
  219. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  220. /*-----------------------------------------------------------------------
  221. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  222. *-----------------------------------------------------------------------
  223. * Reset PLL lock status sticky bit, timer expired status bit and timer
  224. * interrupt status bit
  225. *
  226. */
  227. /*
  228. * for 48 MHz, we use a 4 MHz clock * 12
  229. */
  230. #define CONFIG_SYS_PLPRCR \
  231. ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
  232. /*-----------------------------------------------------------------------
  233. * SCCR - System Clock and reset Control Register 15-27
  234. *-----------------------------------------------------------------------
  235. * Set clock output, timebase and RTC source and divider,
  236. * power management and some other internal clocks
  237. */
  238. #define SCCR_MASK SCCR_EBDF11
  239. #define CONFIG_SYS_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
  240. SCCR_PRQEN | SCCR_EBDF00 | \
  241. SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  242. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
  243. SCCR_DFALCD00)
  244. #ifdef NOT_USED
  245. /*-----------------------------------------------------------------------
  246. * PCMCIA stuff
  247. *-----------------------------------------------------------------------
  248. *
  249. */
  250. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  251. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  252. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  253. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  254. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  255. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  256. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  257. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  258. /*-----------------------------------------------------------------------
  259. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  260. *-----------------------------------------------------------------------
  261. */
  262. #define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
  263. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  264. #undef CONFIG_IDE_LED /* LED for ide not supported */
  265. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  266. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  267. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  268. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  269. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  270. /* Offset for data I/O */
  271. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  272. /* Offset for normal register accesses */
  273. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  274. /* Offset for alternate registers */
  275. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  276. #endif
  277. /************************************************************
  278. * Disk-On-Chip configuration
  279. ************************************************************/
  280. #define CONFIG_SYS_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  281. #define CONFIG_SYS_DOC_SHORT_TIMEOUT
  282. #define CONFIG_SYS_DOC_SUPPORT_2000
  283. #define CONFIG_SYS_DOC_SUPPORT_MILLENNIUM
  284. /*-----------------------------------------------------------------------
  285. *
  286. *-----------------------------------------------------------------------
  287. *
  288. */
  289. /*#define CONFIG_SYS_DER 0x2002000F*/
  290. #define CONFIG_SYS_DER 0
  291. /*
  292. * Init Memory Controller:
  293. *
  294. * BR0/1 and OR0/1 (FLASH)
  295. */
  296. #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
  297. #define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
  298. /* used to re-map FLASH both when starting from SRAM or FLASH:
  299. * restrict access enough to keep SRAM working (if any)
  300. * but not too much to meddle with FLASH accesses
  301. */
  302. #define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  303. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
  304. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
  305. #define CONFIG_SYS_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
  306. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  307. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  308. #define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_MSYS)
  309. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
  310. BR_PS_8 | BR_V)
  311. /*
  312. * BR4 and OR4 (SDRAM)
  313. *
  314. */
  315. #define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
  316. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  317. /*
  318. * SDRAM timing:
  319. */
  320. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM)
  321. #define CONFIG_SYS_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CONFIG_SYS_OR_TIMING_SDRAM )
  322. #define CONFIG_SYS_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  323. /*
  324. * Memory Periodic Timer Prescaler
  325. */
  326. /* periodic timer for refresh */
  327. #define CONFIG_SYS_MAMR_PTA 187 /* start with divider for 48 MHz */
  328. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  329. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  330. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  331. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  332. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  333. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  334. /*
  335. * MAMR settings for SDRAM
  336. */
  337. /* 8 column SDRAM */
  338. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  339. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  340. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  341. /* 9 column SDRAM */
  342. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  343. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  344. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  345. /*
  346. * Internal Definitions
  347. *
  348. * Boot Flags
  349. */
  350. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  351. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  352. /*
  353. * JFFS2 partitions
  354. *
  355. */
  356. /* No command line, one static partition, whole device */
  357. #undef CONFIG_CMD_MTDPARTS
  358. #define CONFIG_JFFS2_DEV "nor0"
  359. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  360. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  361. /* mtdparts command line support */
  362. /* Note: fake mtd_id used, no linux mtd map file */
  363. /*
  364. #define CONFIG_CMD_MTDPARTS
  365. #define MTDIDS_DEFAULT ""
  366. #define MTDPARTS_DEFAULT ""
  367. */
  368. #endif /* __CONFIG_H */