R360MPI.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_R360MPI 1
  34. #define CONFIG_LCD
  35. #undef CONFIG_EDT32F10
  36. #define CONFIG_SHARP_LQ057Q3DC02
  37. #define CONFIG_SPLASH_SCREEN
  38. #define MPC8XX_FACT 1 /* Multiply by 1 */
  39. #define MPC8XX_XIN 50000000 /* 50 MHz in */
  40. #define CONFIG_8xx_GCLK_FREQ 50000000 /* define if can't use get_gclk_freq */
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #undef CONFIG_8xx_CONS_NONE
  44. #define CONFIG_BAUDRATE 115200 /* console baudrate in bps */
  45. #if 0
  46. #define CONFIG_BOOTDELAY 0 /* immediate boot */
  47. #else
  48. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  49. #endif
  50. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  51. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  52. #undef CONFIG_BOOTARGS
  53. #define CONFIG_BOOTCOMMAND \
  54. "bootp; " \
  55. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  56. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  57. "bootm"
  58. #undef CONFIG_SCC1_ENET
  59. #define CONFIG_SCC2_ENET
  60. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  61. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #define CONFIG_MISC_INIT_R /* have misc_init_r() function */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_CAN_DRIVER /* CAN Driver support enabled */
  65. /*
  66. * BOOTP options
  67. */
  68. #define CONFIG_BOOTP_SUBNETMASK
  69. #define CONFIG_BOOTP_GATEWAY
  70. #define CONFIG_BOOTP_HOSTNAME
  71. #define CONFIG_BOOTP_BOOTPATH
  72. #define CONFIG_BOOTP_BOOTFILESIZE
  73. #define CONFIG_MAC_PARTITION
  74. #define CONFIG_DOS_PARTITION
  75. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  76. #define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
  77. #undef CONFIG_SORT_I2C /* To I2C with software support */
  78. #define CONFIG_SYS_I2C_SPEED 4700 /* I2C speed and slave address */
  79. #define CONFIG_SYS_I2C_SLAVE 0x7F
  80. /*
  81. * Software (bit-bang) I2C driver configuration
  82. */
  83. #define PB_SCL 0x00000020 /* PB 26 */
  84. #define PB_SDA 0x00000010 /* PB 27 */
  85. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  86. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  87. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  88. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  89. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  90. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  91. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  92. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  93. #define I2C_DELAY udelay(50)
  94. #define CONFIG_SYS_I2C_LCD_ADDR 0x8 /* LCD Control */
  95. #define CONFIG_SYS_I2C_KEY_ADDR 0x9 /* Keyboard coprocessor */
  96. #define CONFIG_SYS_I2C_TEM_ADDR 0x49 /* Temperature Sensors */
  97. /*
  98. * Command line configuration.
  99. */
  100. #include <config_cmd_default.h>
  101. #define CONFIG_CMD_BMP
  102. #define CONFIG_CMD_BSP
  103. #define CONFIG_CMD_DATE
  104. #define CONFIG_CMD_DHCP
  105. #define CONFIG_CMD_I2C
  106. #define CONFIG_CMD_IDE
  107. #define CONFIG_CMD_JFFS2
  108. #define CONFIG_CMD_NFS
  109. #define CONFIG_CMD_PCMCIA
  110. #define CONFIG_CMD_SNTP
  111. /*
  112. * Miscellaneous configurable options
  113. */
  114. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* we need the null device */
  115. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1 /* must set console from env */
  116. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  117. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  118. #if defined(CONFIG_CMD_KGDB)
  119. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  120. #else
  121. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  122. #endif
  123. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  124. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  125. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  126. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  127. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  128. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  129. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  130. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  131. /*
  132. * JFFS2 partitions
  133. */
  134. /* No command line, one static partition
  135. * use all the space starting at offset 3MB*/
  136. #undef CONFIG_CMD_MTDPARTS
  137. #define CONFIG_JFFS2_DEV "nor0"
  138. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  139. #define CONFIG_JFFS2_PART_OFFSET 0x00300000
  140. /* mtdparts command line support */
  141. /*
  142. #define CONFIG_CMD_MTDPARTS
  143. #define MTDIDS_DEFAULT "nor0=r360-0"
  144. #define MTDPARTS_DEFAULT "mtdparts=r360-0:-@3m(user)"
  145. */
  146. /*
  147. * Low Level Configuration Settings
  148. * (address mappings, register initial values, etc.)
  149. * You should know what you are doing if you make changes here.
  150. */
  151. /*-----------------------------------------------------------------------
  152. * Internal Memory Mapped Register
  153. */
  154. #define CONFIG_SYS_IMMR 0xFF000000
  155. /*-----------------------------------------------------------------------
  156. * Definitions for initial stack pointer and data area (in DPRAM)
  157. */
  158. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  159. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  160. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  161. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  162. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  163. /*-----------------------------------------------------------------------
  164. * Start addresses for the final memory configuration
  165. * (Set up by the startup code)
  166. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  167. */
  168. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  169. #define CONFIG_SYS_FLASH_BASE 0x40000000
  170. #if defined(DEBUG)
  171. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  172. #else
  173. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  174. #endif
  175. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  176. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  177. /*
  178. * For booting Linux, the board info and command line data
  179. * have to be in the first 8 MB of memory, since this is
  180. * the maximum mapped by the Linux kernel during initialization.
  181. */
  182. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  183. /*-----------------------------------------------------------------------
  184. * FLASH organization
  185. */
  186. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  187. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  188. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  189. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  190. #define CONFIG_ENV_IS_IN_FLASH 1
  191. #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment */
  192. #define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
  193. #define CONFIG_ENV_SIZE 0x4000 /* Used Size of Environment sector */
  194. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  195. /*-----------------------------------------------------------------------
  196. * Cache Configuration
  197. */
  198. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  199. #if defined(CONFIG_CMD_KGDB)
  200. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  201. #endif
  202. /*-----------------------------------------------------------------------
  203. * SYPCR - System Protection Control 11-9
  204. * SYPCR can only be written once after reset!
  205. *-----------------------------------------------------------------------
  206. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  207. */
  208. #if defined(CONFIG_WATCHDOG)
  209. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  210. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  211. #else
  212. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  213. #endif
  214. /*-----------------------------------------------------------------------
  215. * SIUMCR - SIU Module Configuration 11-6
  216. *-----------------------------------------------------------------------
  217. * PCMCIA config., multi-function pin tri-state
  218. */
  219. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  220. /*-----------------------------------------------------------------------
  221. * TBSCR - Time Base Status and Control 11-26
  222. *-----------------------------------------------------------------------
  223. * Clear Reference Interrupt Status, Timebase freezing enabled
  224. */
  225. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  226. /*-----------------------------------------------------------------------
  227. * RTCSC - Real-Time Clock Status and Control Register 11-27
  228. *-----------------------------------------------------------------------
  229. */
  230. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  231. /*-----------------------------------------------------------------------
  232. * PISCR - Periodic Interrupt Status and Control 11-31
  233. *-----------------------------------------------------------------------
  234. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  235. */
  236. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  237. /*-----------------------------------------------------------------------
  238. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  239. *-----------------------------------------------------------------------
  240. * Reset PLL lock status sticky bit, timer expired status bit and timer
  241. * interrupt status bit
  242. *
  243. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  244. */
  245. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  246. #define CONFIG_SYS_PLPRCR \
  247. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  248. #else /* up to 50 MHz we use a 1:1 clock */
  249. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  250. #endif /* CONFIG_80MHz */
  251. /*-----------------------------------------------------------------------
  252. * SCCR - System Clock and reset Control Register 15-27
  253. *-----------------------------------------------------------------------
  254. * Set clock output, timebase and RTC source and divider,
  255. * power management and some other internal clocks
  256. */
  257. #define SCCR_MASK SCCR_EBDF11
  258. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  259. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  260. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  261. SCCR_DFALCD00)
  262. /*-----------------------------------------------------------------------
  263. * PCMCIA stuff
  264. *-----------------------------------------------------------------------
  265. *
  266. */
  267. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  268. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  269. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  270. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  271. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  272. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  273. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  274. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  275. /*-----------------------------------------------------------------------
  276. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  277. *-----------------------------------------------------------------------
  278. */
  279. #if 1
  280. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  281. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  282. #undef CONFIG_IDE_LED /* LED for ide not supported */
  283. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  284. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  285. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  286. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  287. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  288. /* Offset for data I/O */
  289. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  290. /* Offset for normal register accesses */
  291. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  292. /* Offset for alternate registers */
  293. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  294. #endif
  295. /*-----------------------------------------------------------------------
  296. *
  297. *-----------------------------------------------------------------------
  298. *
  299. */
  300. #define CONFIG_SYS_DER 0
  301. /*
  302. * Init Memory Controller:
  303. *
  304. * BR0/1 and OR0/1 (FLASH)
  305. */
  306. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  307. /* used to re-map FLASH both when starting from SRAM or FLASH:
  308. * restrict access enough to keep SRAM working (if any)
  309. * but not too much to meddle with FLASH accesses
  310. */
  311. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  312. #define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
  313. /*
  314. * FLASH timing:
  315. */
  316. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_SCY_7_CLK | OR_BI)
  317. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  318. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  319. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  320. /*
  321. * BR2 and OR2 (SDRAM)
  322. *
  323. */
  324. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  325. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  326. #define CONFIG_SYS_PRELIM_OR2_AM 0xF8000000 /* OR addr mask */
  327. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  328. #define CONFIG_SYS_OR_TIMING_SDRAM (OR_ACS_DIV1 | OR_CSNT_SAM | \
  329. OR_SCY_0_CLK | OR_G5LS)
  330. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR2_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  331. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  332. /*
  333. * BR3 and OR3 (CAN Controller)
  334. */
  335. #ifdef CONFIG_CAN_DRIVER
  336. #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN base address */
  337. #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  338. #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA |OR_BI)
  339. #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
  340. BR_PS_8 | BR_MS_UPMB | BR_V)
  341. #endif /* CONFIG_CAN_DRIVER */
  342. /*
  343. * Memory Periodic Timer Prescaler
  344. *
  345. * The Divider for PTA (refresh timer) configuration is based on an
  346. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  347. * the number of chip selects (NCS) and the actually needed refresh
  348. * rate is done by setting MPTPR.
  349. *
  350. * PTA is calculated from
  351. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  352. *
  353. * gclk CPU clock (not bus clock!)
  354. * Trefresh Refresh cycle * 4 (four word bursts used)
  355. *
  356. * 4096 Rows from SDRAM example configuration
  357. * 1000 factor s -> ms
  358. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  359. * 4 Number of refresh cycles per period
  360. * 64 Refresh cycle in ms per number of rows
  361. * --------------------------------------------
  362. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  363. *
  364. * 50 MHz => 50.000.000 / Divider = 98
  365. * 66 Mhz => 66.000.000 / Divider = 129
  366. * 80 Mhz => 80.000.000 / Divider = 156
  367. */
  368. #if defined(CONFIG_80MHz)
  369. #define CONFIG_SYS_MAMR_PTA 156
  370. #elif defined(CONFIG_66MHz)
  371. #define CONFIG_SYS_MAMR_PTA 129
  372. #else /* 50 MHz */
  373. #define CONFIG_SYS_MAMR_PTA 98
  374. #endif /*CONFIG_??MHz */
  375. /*
  376. * For 16 MBit, refresh rates could be 31.3 us
  377. * (= 64 ms / 2K = 125 / quad bursts).
  378. * For a simpler initialization, 15.6 us is used instead.
  379. *
  380. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  381. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  382. */
  383. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  384. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  385. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  386. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  387. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  388. /*
  389. * MAMR settings for SDRAM
  390. */
  391. /* 8 column SDRAM */
  392. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  393. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  394. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  395. /* 9 column SDRAM */
  396. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  397. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  398. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  399. /*
  400. * Internal Definitions
  401. *
  402. * Boot Flags
  403. */
  404. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  405. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  406. #endif /* __CONFIG_H */