QS823.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * (C) Copyright 2003
  3. * MuLogic B.V.
  4. *
  5. * (C) Copyright 2002
  6. * Simple Network Magic Corporation
  7. *
  8. * (C) Copyright 2000
  9. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. /*
  30. * board/config.h - configuration options, board specific
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* various debug settings */
  35. #undef CONFIG_SYS_DEVICE_NULLDEV /* null device */
  36. #undef CONFIG_SILENT_CONSOLE /* silent console */
  37. #undef CONFIG_SYS_CONSOLE_INFO_QUIET /* silent console ? */
  38. #undef DEBUG_FLASH /* debug flash code */
  39. #undef FLASH_DEBUG /* debug fash code */
  40. #undef DEBUG_ENV /* debug environment code */
  41. #define CONFIG_SYS_DIRECT_FLASH_TFTP 1 /* allow direct tftp to flash */
  42. #define CONFIG_ENV_OVERWRITE 1 /* allow overwrite MAC address */
  43. /*
  44. * High Level Configuration Options
  45. * (easy to change)
  46. */
  47. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  48. #define CONFIG_QS823 1 /* ...on a QS823 module */
  49. #define CONFIG_SCC2_ENET 1 /* SCC2 10BaseT ethernet */
  50. /* Select the target clock speed */
  51. #undef CONFIG_CLOCK_16MHZ /* cpu=16,777,216 Hz, mem=16Mhz */
  52. #undef CONFIG_CLOCK_33MHZ /* cpu=33,554,432 Hz, mem=33Mhz */
  53. #undef CONFIG_CLOCK_50MHZ /* cpu=49,971,200 Hz, mem=33Mhz */
  54. #define CONFIG_CLOCK_66MHZ 1 /* cpu=67,108,864 Hz, mem=66Mhz */
  55. #undef CONFIG_CLOCK_80MHZ /* cpu=79,986,688 Hz, mem=33Mhz */
  56. #ifdef CONFIG_CLOCK_16MHZ
  57. #define CONFIG_CLOCK_MULT 512
  58. #endif
  59. #ifdef CONFIG_CLOCK_33MHZ
  60. #define CONFIG_CLOCK_MULT 1024
  61. #endif
  62. #ifdef CONFIG_CLOCK_50MHZ
  63. #define CONFIG_CLOCK_MULT 1525
  64. #endif
  65. #ifdef CONFIG_CLOCK_66MHZ
  66. #define CONFIG_CLOCK_MULT 2048
  67. #endif
  68. #ifdef CONFIG_CLOCK_80MHZ
  69. #define CONFIG_CLOCK_MULT 2441
  70. #endif
  71. /* choose flash size, 4Mb or 8Mb */
  72. #define CONFIG_FLASH_4MB 1 /* board has 4Mb flash */
  73. #undef CONFIG_FLASH_8MB /* board has 8Mb flash */
  74. #define CONFIG_CLOCK_BASE 32768 /* Base clock input freq */
  75. #undef CONFIG_8xx_CONS_SMC1
  76. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  77. #undef CONFIG_8xx_CONS_NONE
  78. #define CONFIG_BAUDRATE 38400 /* console baudrate = 38.4kbps */
  79. #undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in MHz */
  80. /* Define default IP addresses */
  81. #define CONFIG_IPADDR 192.168.1.99 /* own ip address */
  82. #define CONFIG_SERVERIP 192.168.1.19 /* used for tftp (not nfs?) */
  83. /* message to say directly after booting */
  84. #define CONFIG_PREBOOT "echo '';" \
  85. "echo 'type:';" \
  86. "echo 'run boot_nfs to boot to NFS';" \
  87. "echo 'run boot_flash to boot to flash';" \
  88. "echo '';" \
  89. "echo 'run flash_rootfs to install a new rootfs';" \
  90. "echo 'run flash_env to clear the env sector';" \
  91. "echo 'run flash_rw to clear the rw fs';" \
  92. "echo 'run flash_uboot to install a new u-boot';" \
  93. "echo 'run flash_kernel to install a new kernel';"
  94. /* wait 5 seconds before executing CONFIG_BOOTCOMMAND */
  95. #define CONFIG_BOOTDELAY 5
  96. #define CONFIG_BOOTCOMMAND "run boot_nfs"
  97. #undef CONFIG_BOOTARGS /* made by set_nfs of set_flash */
  98. /* Our flash filesystem looks like this
  99. *
  100. * 4Mb board:
  101. * ffc0 0000 - ffeb ffff root filesystem (jffs2) (~3Mb)
  102. * ffec 0000 - ffed ffff read-write filesystem (ext2)
  103. * ffee 0000 - ffef ffff environment
  104. * fff0 0000 - fff1 ffff u-boot
  105. * fff2 0000 - ffff ffff linux kernel
  106. *
  107. * 8Mb board:
  108. * ff80 0000 - ffeb ffff root filesystem (jffs2) (~7Mb)
  109. * ffec 0000 - ffed ffff read-write filesystem (ext2)
  110. * ffee 0000 - ffef ffff environment
  111. * fff0 0000 - fff1 ffff u-boot
  112. * fff2 0000 - ffff ffff linux kernel
  113. *
  114. */
  115. /* environment for 4Mb board */
  116. #ifdef CONFIG_FLASH_4MB
  117. #define CONFIG_EXTRA_ENV_SETTINGS \
  118. "serial#=QS823\0" \
  119. "hostname=qs823\0" \
  120. "netdev=eth0\0" \
  121. "ethaddr=00:01:02:B4:36:56\0" \
  122. "rootpath=/exports/rootfs\0" \
  123. "mtdparts=mtdparts=phys:2816k(root),128k(rw),128k(env),128k(u-boot),-(kernel)\0" \
  124. /* fill in variables */ \
  125. "set_ip=setenv ip ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off\0" \
  126. "set_nfs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath $ip init=/sbin/init $mtdparts\0" \
  127. "set_flash=setenv bootargs root=/dev/mtdblock1 ro $ip init=/sbin/init $mtdparts\0" \
  128. /* commands */ \
  129. "boot_nfs=run set_ip; run set_nfs; tftp 0x400000 /tftpboot/vmlinux.UBoot; bootm 0x400000\0" \
  130. "boot_flash=run set_ip; run set_flash; bootm fff20000\0" \
  131. /* reinstall flash parts */ \
  132. "flash_rootfs=protect off ffc00000 ffebffff; era ffc00000 ffebffff; tftp ffc00000 /tftpboot/rootfs.jffs2\0" \
  133. "flash_rw=protect off ffec0000 ffedffff; era ffec0000 ffedffff\0" \
  134. "flash_env=protect off ffee0000 ffefffff; era ffee0000 ffefffff\0" \
  135. "flash_uboot=protect off fff00000 fff1ffff; era fff00000 fff1ffff; tftp fff00000 /tftpboot/u-boot.4mb.bin\0" \
  136. "flash_kernel=protect off fff20000 ffffffff; era fff20000 ffffffff; tftp fff20000 /tftpboot/vmlinux.UBoot\0"
  137. #endif /* CONFIG_FLASH_4MB */
  138. /* environment for 8Mb board */
  139. #ifdef CONFIG_FLASH_8MB
  140. #define CONFIG_EXTRA_ENV_SETTINGS \
  141. "serial#=QS823\0" \
  142. "hostname=qs823\0" \
  143. "netdev=eth0\0" \
  144. "ethaddr=00:01:02:B4:36:56\0" \
  145. "rootpath=/exports/rootfs\0" \
  146. "mtdparts=mtdparts=phys:6912k(root),128k(rw),128k(env),128k(u-boot),-(kernel)\0" \
  147. /* fill in variables */ \
  148. "set_ip=setenv ip ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off\0" \
  149. "set_nfs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath $ip init=/sbin/init $mtdparts\0" \
  150. "set_flash=setenv bootargs root=/dev/mtdblock1 ro $ip init=/sbin/init $mtdparts\0" \
  151. /* commands */ \
  152. "boot_nfs=run set_ip; run set_nfs; tftp 0x400000 /tftpboot/vmlinux.UBoot; bootm 0x400000\0" \
  153. "boot_flash=run set_ip; run set_flash; bootm fff20000\0" \
  154. /* reinstall flash parts */ \
  155. "flash_rootfs=protect off ff800000 ffebffff; era ff800000 ffebffff; tftp ff800000 /tftpboot/rootfs.jffs2\0" \
  156. "flash_rw=protect off ffec0000 ffedffff; era ffec0000 ffedffff\0" \
  157. "flash_env=protect off ffee0000 ffefffff; era ffee0000 ffefffff\0" \
  158. "flash_uboot=protect off fff00000 fff1ffff; era fff00000 fff1ffff; tftp fff00000 /tftpboot/u-boot.8mb.bin\0" \
  159. "flash_kernel=protect off fff20000 ffffffff; era fff20000 ffffffff; tftp fff20000 /tftpboot/vmlinux.UBoot\0"
  160. #endif /* CONFIG_FLASH_8MB */
  161. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  162. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  163. #undef CONFIG_WATCHDOG /* watchdog disabled */
  164. #undef CONFIG_STATUS_LED /* Status LED disabled */
  165. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  166. /*
  167. * BOOTP options
  168. */
  169. #define CONFIG_BOOTP_SUBNETMASK
  170. #define CONFIG_BOOTP_GATEWAY
  171. #define CONFIG_BOOTP_HOSTNAME
  172. #define CONFIG_BOOTP_BOOTPATH
  173. #define CONFIG_BOOTP_BOOTFILESIZE
  174. #undef CONFIG_MAC_PARTITION
  175. #undef CONFIG_DOS_PARTITION
  176. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  177. /*
  178. * Command line configuration.
  179. */
  180. #define CONFIG_CMD_BDI
  181. #define CONFIG_CMD_BOOTD
  182. #define CONFIG_CMD_CONSOLE
  183. #define CONFIG_CMD_DATE
  184. #define CONFIG_CMD_SAVEENV
  185. #define CONFIG_CMD_FLASH
  186. #define CONFIG_CMD_IMI
  187. #define CONFIG_CMD_IMMAP
  188. #define CONFIG_CMD_MEMORY
  189. #define CONFIG_CMD_NET
  190. #define CONFIG_CMD_RUN
  191. /*-----------------------------------------------------------------------
  192. * Environment variable storage is in FLASH, one sector before U-boot
  193. */
  194. #define CONFIG_ENV_IS_IN_FLASH 1
  195. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128Kb, one whole sector */
  196. #define CONFIG_ENV_SIZE 0x2000 /* 8kb */
  197. #define CONFIG_ENV_ADDR 0xffee0000 /* address of env sector */
  198. /*-----------------------------------------------------------------------
  199. * Miscellaneous configurable options
  200. */
  201. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  202. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  203. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  204. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  205. #if defined(CONFIG_CMD_KGDB)
  206. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  207. #else
  208. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  209. #endif
  210. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  211. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  212. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  213. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works */
  214. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  215. #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
  216. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  217. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  218. /*-----------------------------------------------------------------------
  219. * Low Level Configuration Settings
  220. * (address mappings, register initial values, etc.)
  221. * You should know what you are doing if you make changes here.
  222. */
  223. /*-----------------------------------------------------------------------
  224. * Internal Memory Mapped Register
  225. */
  226. #define CONFIG_SYS_IMMR 0xFF000000
  227. /*-----------------------------------------------------------------------
  228. * Definitions for initial stack pointer and data area (in DPRAM)
  229. */
  230. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  231. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  232. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  233. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  234. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  235. /*-----------------------------------------------------------------------
  236. * Start addresses for the final memory configuration
  237. * (Set up by the startup code)
  238. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  239. */
  240. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  241. #define CONFIG_SYS_FLASH_BASE 0xFF800000 /* Allow an 8Mbyte window */
  242. #define FLASH_BASE0_4M_PRELIM 0xFFC00000 /* Base for 4M Flash */
  243. #define FLASH_BASE0_8M_PRELIM 0xFF800000 /* Base for 8M Flash */
  244. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  245. #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 /* U-boot location */
  246. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  247. /*
  248. * For booting Linux, the board info and command line data
  249. * have to be in the first 8 MB of memory, since this is
  250. * the maximum mapped by the Linux kernel during initialization.
  251. */
  252. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  253. /*-----------------------------------------------------------------------
  254. * TODO flash parameters
  255. * FLASH organization for Intel Strataflash
  256. */
  257. #undef CONFIG_SYS_FLASH_16BIT /* 32-bit wide flash memory */
  258. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  259. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  260. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  261. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  262. /*-----------------------------------------------------------------------
  263. * Cache Configuration
  264. */
  265. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  266. #if defined(CONFIG_CMD_KGDB)
  267. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  268. #endif
  269. /*-----------------------------------------------------------------------
  270. * SYPCR - System Protection Control 11-9
  271. * SYPCR can only be written once after reset!
  272. *-----------------------------------------------------------------------
  273. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  274. */
  275. #ifdef CONFIG_WATCHDOG
  276. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  277. #else
  278. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWRI | SYPCR_SWP)
  279. #endif
  280. /*-----------------------------------------------------------------------
  281. * SIUMCR - SIU Module Configuration 11-6
  282. *-----------------------------------------------------------------------
  283. */
  284. #define CONFIG_SYS_SIUMCR (SIUMCR_DLK | SIUMCR_DPC | SIUMCR_MPRE | SIUMCR_MLRC01 | SIUMCR_GB5E)
  285. /*-----------------------------------------------------------------------
  286. * TBSCR - Time Base Status and Control 11-26
  287. *-----------------------------------------------------------------------
  288. */
  289. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  290. /*-----------------------------------------------------------------------
  291. * RTCSC - Real-Time Clock Status and Control Register 11-27
  292. *-----------------------------------------------------------------------
  293. */
  294. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  295. /*-----------------------------------------------------------------------
  296. * PISCR - Periodic Interrupt Status and Control 11-31
  297. *-----------------------------------------------------------------------
  298. */
  299. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  300. /*-----------------------------------------------------------------------
  301. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  302. *-----------------------------------------------------------------------
  303. */
  304. /* MF (Multiplication Factor of SPLL) */
  305. /* Sets the QS823 to specified clock from 32KHz clock at EXTAL. */
  306. #define vPLPRCR_MF ((CONFIG_CLOCK_MULT+1) << 20)
  307. #define CONFIG_SYS_PLPRCR (vPLPRCR_MF | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | PLPRCR_LOLRE)
  308. /*-----------------------------------------------------------------------
  309. * SCCR - System Clock and reset Control Register 15-27
  310. *-----------------------------------------------------------------------
  311. */
  312. #if defined(CONFIG_CLOCK_16MHZ) || defined(CONFIG_CLOCK_33MHZ) || defined(CONFIG_CLOCK_50MHZ)
  313. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF00 | SCCR_DFBRG00)
  314. #define CONFIG_SYS_BRGCLK_PRESCALE 1
  315. #endif
  316. #if defined(CONFIG_CLOCK_66MHZ)
  317. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF00 | SCCR_DFBRG01)
  318. #define CONFIG_SYS_BRGCLK_PRESCALE 4
  319. #endif
  320. #if defined(CONFIG_CLOCK_80MHZ)
  321. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_EBDF01 | SCCR_DFBRG01)
  322. #define CONFIG_SYS_BRGCLK_PRESCALE 4
  323. #endif
  324. #define SCCR_MASK CONFIG_SYS_SCCR
  325. /*-----------------------------------------------------------------------
  326. * Debug Enable Register
  327. * 0x73E67C0F - All interrupts handled by BDM
  328. * 0x00824001 - Only interrupts needed by MWDebug.exe handled by BDM
  329. *-----------------------------------------------------------------------
  330. #define CONFIG_SYS_DER 0x73E67C0F
  331. #define CONFIG_SYS_DER 0x0082400F
  332. #-------------------------------------------------------------------------
  333. # Program the Debug Enable Register (DER). This register provides the user
  334. # with the reason for entering into the debug mode. We want all conditions
  335. # to end up as an exception. We don't want to enter into debug mode for
  336. # any condition. See the back of of the Development Support section of the
  337. # MPC860 User Manual for a description of this register.
  338. #-------------------------------------------------------------------------
  339. */
  340. #define CONFIG_SYS_DER 0
  341. /*-----------------------------------------------------------------------
  342. * Memory Controller Initialization Constants
  343. *-----------------------------------------------------------------------
  344. */
  345. /*
  346. * BR0 and OR0 (AMD dual FLASH devices)
  347. * Base address = 0xFFF0_0000 - 0xFFF7_FFFF (After relocation)
  348. */
  349. #define CONFIG_SYS_PRELIM_OR_AM
  350. #define CONFIG_SYS_OR_TIMING_FLASH
  351. /*
  352. *-----------------------------------------------------------------------
  353. * Base Register 0 (BR0): Bank 0 is assigned to the 8Mbyte (2M X 32)
  354. * flash that resides on the QS823.
  355. *-----------------------------------------------------------------------
  356. */
  357. /* BA (Base Address) = 0xFF80+0b for a total of 17 bits. 17 bit base addr */
  358. /* represents a minumum 32K block size. */
  359. #define vBR0_BA ((0xFF80 << 16) + (0 << 15))
  360. #define CONFIG_SYS_BR0_PRELIM (vBR0_BA | BR_V)
  361. /* AM (Address Mask) = 0xFF80+0b = We've masked the upper 9 bits */
  362. /* which defines a 8 Mbyte memory block. */
  363. #define vOR0_AM ((0xFF80 << 16) + (0 << 15))
  364. #if defined(CONFIG_CLOCK_50MHZ) || defined(CONFIG_CLOCK_80MHZ)
  365. /* 0101 = Add a 5 clock cycle wait state */
  366. #define CONFIG_SYS_OR0_PRELIM (vOR0_AM | OR_CSNT_SAM | 0R_ACS_DIV4 | OR_BI | OR_SCY_5_CLK)
  367. #endif
  368. #if defined(CONFIG_CLOCK_33MHZ) || defined(CONFIG_CLOCK_66MHZ)
  369. /* 0011 = Add a 3 clock cycle wait state */
  370. /* 29.8ns clock * (3 + 2) = 149ns cycle time */
  371. #define CONFIG_SYS_OR0_PRELIM (vOR0_AM | OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK)
  372. #endif
  373. #if defined(CONFIG_CLOCK_16MHZ)
  374. /* 0010 = Add a 2 clock cycle wait state */
  375. #define CONFIG_SYS_OR0_PRELIM (vOR0_AM | OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_2_CLK)
  376. #endif
  377. /*
  378. * BR1 and OR1 (SDRAM)
  379. * Base Address = 0x00000000 - 0x00FF_FFFF (16M After relocation)
  380. * Base Address = 0x00000000 - 0x01FF_FFFF (32M After relocation)
  381. * Base Address = 0x00000000 - 0x03FF_FFFF (64M After relocation)
  382. * Base Address = 0x00000000 - 0x07FF_FFFF (128M After relocation)
  383. */
  384. #define SDRAM_BASE 0x00000000 /* SDRAM bank */
  385. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  386. /* AM (Address Mask) = 0xF800+0b = We've masked the upper 5 bits which
  387. * represents a 128 Mbyte block the DRAM in
  388. * this address base.
  389. */
  390. #define vOR1_AM ((0xF800 << 16) + (0 << 15))
  391. #define vBR1_BA ((0x0000 << 16) + (0 << 15))
  392. #define CONFIG_SYS_OR1 (vOR1_AM | OR_CSNT_SAM | OR_BI)
  393. #define CONFIG_SYS_BR1 (vBR1_BA | BR_MS_UPMA | BR_V)
  394. /* Machine A Mode Register */
  395. /* PTA Periodic Timer A */
  396. #if defined(CONFIG_CLOCK_80MHZ)
  397. #define vMAMR_PTA (19 << 24)
  398. #endif
  399. #if defined(CONFIG_CLOCK_66MHZ)
  400. #define vMAMR_PTA (16 << 24)
  401. #endif
  402. #if defined(CONFIG_CLOCK_50MHZ)
  403. #define vMAMR_PTA (195 << 24)
  404. #endif
  405. #if defined(CONFIG_CLOCK_33MHZ)
  406. #define vMAMR_PTA (131 << 24)
  407. #endif
  408. #if defined(CONFIG_CLOCK_16MHZ)
  409. #define vMAMR_PTA (65 << 24)
  410. #endif
  411. /* For boards with 16M of SDRAM */
  412. #define SDRAM_16M_MAX_SIZE 0x01000000 /* max 16MB SDRAM */
  413. #define CONFIG_SYS_16M_MAMR (vMAMR_PTA | MAMR_AMA_TYPE_0 | MAMR_DSA_2_CYCL | MAMR_G0CLA_A11 |\
  414. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  415. /* For boards with 32M of SDRAM */
  416. #define SDRAM_32M_MAX_SIZE 0x02000000 /* max 32MB SDRAM */
  417. #define CONFIG_SYS_32M_MAMR (vMAMR_PTA | MAMR_AMA_TYPE_1 | MAMR_DSA_2_CYCL | MAMR_G0CLA_A10 |\
  418. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  419. /* Memory Periodic Timer Prescaler Register */
  420. #if defined(CONFIG_CLOCK_66MHZ) || defined(CONFIG_CLOCK_80MHZ)
  421. /* Divide by 32 */
  422. #define CONFIG_SYS_MPTPR 0x02
  423. #endif
  424. #if defined(CONFIG_CLOCK_16MHZ) || defined(CONFIG_CLOCK_33MHZ) || defined(CONFIG_CLOCK_50MHZ)
  425. /* Divide by 16 */
  426. #define CONFIG_SYS_MPTPR 0x04
  427. #endif
  428. /*
  429. * BR2 and OR2 (Unused)
  430. * Base address = 0xF020_0000 - 0xF020_0FFF
  431. *
  432. */
  433. #define CONFIG_SYS_OR2_PRELIM 0xFFF00000
  434. #define CONFIG_SYS_BR2_PRELIM 0xF0200000
  435. /*
  436. * BR3 and OR3 (External Bus CS3)
  437. * Base address = 0xF030_0000 - 0xF030_0FFF
  438. *
  439. */
  440. #define CONFIG_SYS_OR3_PRELIM 0xFFF00000
  441. #define CONFIG_SYS_BR3_PRELIM 0xF0300000
  442. /*
  443. * BR4 and OR4 (External Bus CS3)
  444. * Base address = 0xF040_0000 - 0xF040_0FFF
  445. *
  446. */
  447. #define CONFIG_SYS_OR4_PRELIM 0xFFF00000
  448. #define CONFIG_SYS_BR4_PRELIM 0xF0400000
  449. /*
  450. * BR4 and OR4 (External Bus CS3)
  451. * Base address = 0xF050_0000 - 0xF050_0FFF
  452. *
  453. */
  454. #define CONFIG_SYS_OR5_PRELIM 0xFFF00000
  455. #define CONFIG_SYS_BR5_PRELIM 0xF0500000
  456. /*
  457. * BR6 and OR6 (Unused)
  458. * Base address = 0xF060_0000 - 0xF060_0FFF
  459. *
  460. */
  461. #define CONFIG_SYS_OR6_PRELIM 0xFFF00000
  462. #define CONFIG_SYS_BR6_PRELIM 0xF0600000
  463. /*
  464. * BR7 and OR7 (Unused)
  465. * Base address = 0xF070_0000 - 0xF070_0FFF
  466. *
  467. */
  468. #define CONFIG_SYS_OR7_PRELIM 0xFFF00000
  469. #define CONFIG_SYS_BR7_PRELIM 0xF0700000
  470. /*
  471. * Internal Definitions
  472. *
  473. * Boot Flags
  474. */
  475. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  476. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  477. /*
  478. * Sanity checks
  479. */
  480. #if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET)
  481. #error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured
  482. #endif
  483. #endif /* __CONFIG_H */