PM856.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MicroSys PM856 board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_MPC8560 1 /* MPC8560 specific */
  39. #define CONFIG_CPM2 1 /* Has a CPM2 */
  40. #define CONFIG_PM856 1 /* PM856 board specific */
  41. #define CONFIG_PCI
  42. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  43. #define CONFIG_ENV_OVERWRITE
  44. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  45. /*
  46. * sysclk for MPC85xx
  47. *
  48. * Two valid values are:
  49. * 33000000
  50. * 66000000
  51. *
  52. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  53. * is likely the desired value here, so that is now the default.
  54. * The board, however, can run at 66MHz. In any event, this value
  55. * must match the settings of some switches. Details can be found
  56. * in the README.mpc85xxads.
  57. */
  58. #ifndef CONFIG_SYS_CLK_FREQ
  59. #define CONFIG_SYS_CLK_FREQ 66000000
  60. #endif
  61. /*
  62. * These can be toggled for performance analysis, otherwise use default.
  63. */
  64. #define CONFIG_L2_CACHE /* toggle L2 cache */
  65. #define CONFIG_BTB /* toggle branch predition */
  66. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  67. #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  68. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  69. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  70. #define CONFIG_SYS_MEMTEST_END 0x00400000
  71. /*
  72. * Base addresses -- Note these are effective addresses where the
  73. * actual resources get mapped (not physical addresses)
  74. */
  75. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  76. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  77. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  79. /* DDR Setup */
  80. #define CONFIG_FSL_DDR1
  81. #undef CONFIG_FSL_DDR_INTERACTIVE
  82. #undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  83. #undef CONFIG_DDR_SPD
  84. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  85. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  86. #define CONFIG_FSL_DMA /* use DMA to init DDR ECC */
  87. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  88. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  89. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  90. #define CONFIG_VERY_BIG_RAM
  91. #define CONFIG_NUM_DDR_CONTROLLERS 1
  92. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  93. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  94. /* I2C addresses of SPD EEPROMs */
  95. #define SPD_EEPROM_ADDRESS 0x58 /* CTLR 0 DIMM 0 */
  96. /* Manually set up DDR parameters */
  97. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256 MB */
  98. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
  99. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000102
  100. #define CONFIG_SYS_DDR_TIMING_1 0x47444321
  101. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  102. #define CONFIG_SYS_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
  103. #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  104. #define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
  105. /*
  106. * SDRAM on the Local Bus
  107. */
  108. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  109. #define CONFIG_SYS_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
  110. #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
  111. #define CONFIG_SYS_BR0_PRELIM 0xfe001801 /* port size 32bit */
  112. #define CONFIG_SYS_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
  113. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  114. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  115. #undef CONFIG_SYS_FLASH_CHECKSUM
  116. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  117. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  118. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  119. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  120. #define CONFIG_SYS_RAMBOOT
  121. #else
  122. #undef CONFIG_SYS_RAMBOOT
  123. #endif
  124. #define CONFIG_FLASH_CFI_DRIVER
  125. #define CONFIG_SYS_FLASH_CFI
  126. #define CONFIG_SYS_FLASH_EMPTY_INFO
  127. #undef CONFIG_CLOCKS_IN_MHZ
  128. /*
  129. * Local Bus Definitions
  130. */
  131. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  132. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  133. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  134. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  135. #define CONFIG_SYS_INIT_RAM_LOCK 1
  136. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  137. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  138. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  139. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  140. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  141. #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
  142. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  143. /* Serial Port */
  144. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  145. #undef CONFIG_CONS_NONE /* define if console on something else */
  146. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  147. #define CONFIG_SYS_BAUDRATE_TABLE \
  148. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  149. /* Use the HUSH parser */
  150. #define CONFIG_SYS_HUSH_PARSER
  151. #ifdef CONFIG_SYS_HUSH_PARSER
  152. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  153. #endif
  154. /*
  155. * I2C
  156. */
  157. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  158. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  159. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  160. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  161. #define CONFIG_SYS_I2C_SLAVE 0x7F
  162. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  163. #define CONFIG_SYS_I2C_OFFSET 0x3000
  164. /*
  165. * EEPROM configuration
  166. */
  167. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
  168. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  169. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  170. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  171. /*
  172. * RTC configuration
  173. */
  174. #define CONFIG_RTC_PCF8563
  175. #define CONFIG_SYS_I2C_RTC_ADDR 0x51
  176. /* RapidIO MMU */
  177. #define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
  178. #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
  179. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  180. /*
  181. * General PCI
  182. * Addresses are mapped 1-1.
  183. */
  184. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  185. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  186. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  187. #define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
  188. #define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
  189. #define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
  190. #if defined(CONFIG_PCI)
  191. #define CONFIG_NET_MULTI
  192. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  193. #undef CONFIG_EEPRO100
  194. #undef CONFIG_TULIP
  195. #if !defined(CONFIG_PCI_PNP)
  196. #define PCI_ENET0_IOADDR 0xe0000000
  197. #define PCI_ENET0_MEMADDR 0xe0000000
  198. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  199. #endif
  200. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  201. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  202. #endif /* CONFIG_PCI */
  203. #if defined(CONFIG_TSEC_ENET)
  204. #ifndef CONFIG_NET_MULTI
  205. #define CONFIG_NET_MULTI 1
  206. #endif
  207. #define CONFIG_MII 1 /* MII PHY management */
  208. #define CONFIG_TSEC1 1
  209. #define CONFIG_TSEC1_NAME "TSEC0"
  210. #define CONFIG_TSEC2 1
  211. #define CONFIG_TSEC2_NAME "TSEC1"
  212. #define TSEC1_PHY_ADDR 0
  213. #define TSEC2_PHY_ADDR 1
  214. #define TSEC1_PHYIDX 0
  215. #define TSEC2_PHYIDX 0
  216. #define TSEC1_FLAGS TSEC_GIGABIT
  217. #define TSEC2_FLAGS TSEC_GIGABIT
  218. #endif /* CONFIG_TSEC_ENET */
  219. #define CONFIG_ETHPRIME "TSEC0"
  220. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  221. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  222. /*
  223. * - Rx-CLK is CLK15
  224. * - Tx-CLK is CLK14
  225. * - Select bus for bd/buffers
  226. * - Full duplex
  227. */
  228. #define CONFIG_ETHER_ON_FCC3
  229. #define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
  230. #define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  231. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  232. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
  233. /*
  234. * Environment
  235. */
  236. #ifndef CONFIG_SYS_RAMBOOT
  237. #define CONFIG_ENV_IS_IN_FLASH 1
  238. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x80000)
  239. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  240. #define CONFIG_ENV_SIZE 0x2000
  241. #else
  242. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  243. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  244. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  245. #define CONFIG_ENV_SIZE 0x2000
  246. #endif
  247. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  248. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  249. /*
  250. * BOOTP options
  251. */
  252. #define CONFIG_BOOTP_BOOTFILESIZE
  253. #define CONFIG_BOOTP_BOOTPATH
  254. #define CONFIG_BOOTP_GATEWAY
  255. #define CONFIG_BOOTP_HOSTNAME
  256. /*
  257. * Command line configuration.
  258. */
  259. #include <config_cmd_default.h>
  260. #define CONFIG_CMD_PING
  261. #define CONFIG_CMD_I2C
  262. #define CONFIG_CMD_DATE
  263. #define CONFIG_CMD_EEPROM
  264. #if defined(CONFIG_PCI)
  265. #define CONFIG_CMD_PCI
  266. #endif
  267. #if defined(CONFIG_SYS_RAMBOOT)
  268. #undef CONFIG_CMD_SAVEENV
  269. #undef CONFIG_CMD_LOADS
  270. #endif
  271. #undef CONFIG_WATCHDOG /* watchdog disabled */
  272. /*
  273. * Miscellaneous configurable options
  274. */
  275. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  276. #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
  277. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  278. #if defined(CONFIG_CMD_KGDB)
  279. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  280. #else
  281. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  282. #endif
  283. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  284. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  285. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  286. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  287. #define CONFIG_LOOPW
  288. /*
  289. * For booting Linux, the board info and command line data
  290. * have to be in the first 8 MB of memory, since this is
  291. * the maximum mapped by the Linux kernel during initialization.
  292. */
  293. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  294. /*
  295. * Internal Definitions
  296. *
  297. * Boot Flags
  298. */
  299. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  300. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  301. #if defined(CONFIG_CMD_KGDB)
  302. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  303. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  304. #endif
  305. /*
  306. * Environment Configuration
  307. */
  308. /* The mac addresses for all ethernet interface */
  309. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  310. #define CONFIG_HAS_ETH0
  311. #define CONFIG_ETHADDR 00:40:42:01:00:00
  312. #define CONFIG_HAS_ETH1
  313. #define CONFIG_ETH1ADDR 00:40:42:01:00:01
  314. #define CONFIG_HAS_ETH2
  315. #define CONFIG_ETH2ADDR 00:40:42:01:00:02
  316. #endif
  317. #define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
  318. #define CONFIG_BOOTFILE pm856/uImage
  319. #define CONFIG_HOSTNAME pm856
  320. #define CONFIG_IPADDR 192.168.0.103
  321. #define CONFIG_SERVERIP 192.168.0.64
  322. #define CONFIG_GATEWAYIP 192.168.0.1
  323. #define CONFIG_NETMASK 255.255.255.0
  324. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  325. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  326. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  327. #define CONFIG_BAUDRATE 9600
  328. #define CONFIG_EXTRA_ENV_SETTINGS \
  329. "netdev=eth0\0" \
  330. "consoledev=ttyS0\0" \
  331. "ramdiskaddr=400000\0" \
  332. "ramdiskfile=pm856/uRamdisk\0"
  333. #define CONFIG_NFSBOOTCOMMAND \
  334. "setenv bootargs root=/dev/nfs rw " \
  335. "nfsroot=$serverip:$rootpath " \
  336. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  337. "console=$consoledev,$baudrate $othbootargs;" \
  338. "tftp $loadaddr $bootfile;" \
  339. "bootm $loadaddr"
  340. #define CONFIG_RAMBOOTCOMMAND \
  341. "setenv bootargs root=/dev/ram rw " \
  342. "console=$consoledev,$baudrate $othbootargs;" \
  343. "tftp $ramdiskaddr $ramdiskfile;" \
  344. "tftp $loadaddr $bootfile;" \
  345. "bootm $loadaddr $ramdiskaddr"
  346. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  347. #endif /* __CONFIG_H */