PCI405.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. /*
  2. * (C) Copyright 2007
  3. * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com
  4. *
  5. * (C) Copyright 2001-2004
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  36. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  37. #define CONFIG_PCI405 1 /* ...on a PCI405 board */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  39. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
  40. #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
  41. #define CONFIG_BOARD_TYPES 1 /* support board types */
  42. #define CONFIG_BAUDRATE 115200
  43. #define CONFIG_BOOTDELAY 0 /* autoboot after 0 seconds */
  44. #undef CONFIG_BOOTARGS
  45. #define CONFIG_EXTRA_ENV_SETTINGS \
  46. "mem_linux=14336k\0" \
  47. "optargs=panic=0\0" \
  48. "ramargs=setenv bootargs mem=$mem_linux root=/dev/ram rw\0" \
  49. "addcons=setenv bootargs $bootargs console=ttyS0,$baudrate $optargs\0" \
  50. ""
  51. #define CONFIG_BOOTCOMMAND "run ramargs;run addcons;loadpci"
  52. #define CONFIG_PREBOOT /* enable preboot variable */
  53. /*
  54. * Command line configuration.
  55. */
  56. #include <config_cmd_default.h>
  57. #undef CONFIG_CMD_IMLS
  58. #undef CONFIG_CMD_ITEST
  59. #undef CONFIG_CMD_LOADB
  60. #undef CONFIG_CMD_LOADS
  61. #undef CONFIG_CMD_NET
  62. #undef CONFIG_CMD_NFS
  63. #define CONFIG_CMD_PCI
  64. #define CONFIG_CMD_ELF
  65. #define CONFIG_CMD_I2C
  66. #define CONFIG_CMD_BSP
  67. #define CONFIG_CMD_EEPROM
  68. #undef CONFIG_WATCHDOG /* watchdog disabled */
  69. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  70. #define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */
  71. /*
  72. * Miscellaneous configurable options
  73. */
  74. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  75. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  76. #ifdef CONFIG_SYS_HUSH_PARSER
  77. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  78. #endif
  79. #if defined(CONFIG_CMD_KGDB)
  80. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  81. #else
  82. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  83. #endif
  84. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  85. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  86. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  87. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  88. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  89. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  90. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  91. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
  92. #define CONFIG_SYS_BASE_BAUD 691200
  93. /* The following table includes the supported baudrates */
  94. #define CONFIG_SYS_BAUDRATE_TABLE \
  95. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  96. 57600, 115200, 230400, 460800, 921600 }
  97. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  98. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  99. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  100. #undef CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  101. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  102. /*-----------------------------------------------------------------------
  103. * PCI stuff
  104. *-----------------------------------------------------------------------
  105. */
  106. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  107. #define PCI_HOST_FORCE 1 /* configure as pci host */
  108. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  109. #define CONFIG_PCI /* include pci support */
  110. #define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci host function */
  111. #undef CONFIG_PCI_PNP /* no pci plug-and-play */
  112. /* resource configuration */
  113. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  114. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  115. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0407 /* PCI Device ID: PCI-405 */
  116. #define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/
  117. #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
  118. #define CONFIG_SYS_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */
  119. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  120. #define CONFIG_SYS_PCI_PTM2LA 0xef600000 /* point to internal regs */
  121. #define CONFIG_SYS_PCI_PTM2MS 0xffe00001 /* 2MB, enable */
  122. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  123. /*-----------------------------------------------------------------------
  124. * Start addresses for the final memory configuration
  125. * (Set up by the startup code)
  126. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  127. */
  128. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  129. #define CONFIG_SYS_FLASH_BASE 0xFFFD0000
  130. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  131. #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
  132. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  133. /*
  134. * For booting Linux, the board info and command line data
  135. * have to be in the first 8 MB of memory, since this is
  136. * the maximum mapped by the Linux kernel during initialization.
  137. */
  138. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  139. /*-----------------------------------------------------------------------
  140. * FLASH organization
  141. */
  142. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  143. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  144. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  145. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  146. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  147. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  148. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  149. /*
  150. * The following defines are added for buggy IOP480 byte interface.
  151. * All other boards should use the standard values (CPCI405 etc.)
  152. */
  153. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  154. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  155. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  156. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  157. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  158. #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
  159. #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars*/
  160. /* total size of a CAT24WC08 is 1024 bytes */
  161. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
  162. #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
  163. /*-----------------------------------------------------------------------
  164. * I2C EEPROM (CAT24WC16) for environment
  165. */
  166. #define CONFIG_HARD_I2C /* I2c with hardware support */
  167. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  168. #define CONFIG_SYS_I2C_SLAVE 0x7F
  169. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  170. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  171. /* mask of address bits that overflow into the "EEPROM chip address" */
  172. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  173. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  174. /* 16 byte page write mode using*/
  175. /* last 4 bits of the address */
  176. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  177. /*
  178. * Init Memory Controller:
  179. *
  180. * BR0/1 and OR0/1 (FLASH)
  181. */
  182. #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */
  183. /*-----------------------------------------------------------------------
  184. * External Bus Controller (EBC) Setup
  185. */
  186. /* Memory Bank 0 (Flash Bank 0) initialization */
  187. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  188. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
  189. /* Memory Bank 1 (NVRAM/RTC) initialization */
  190. #define CONFIG_SYS_EBC_PB1AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
  191. #define CONFIG_SYS_EBC_PB1CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
  192. /* Memory Bank 2 (CAN0, 1) initialization */
  193. #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  194. /*#define CONFIG_SYS_EBC_PB2AP 0x038056C0 / * BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  195. #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  196. /* Memory Bank 3 (FPGA internal) initialization */
  197. #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
  198. #define CONFIG_SYS_EBC_PB3CR 0xF041C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */
  199. #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
  200. /*-----------------------------------------------------------------------
  201. * FPGA stuff
  202. */
  203. /* FPGA internal regs */
  204. #define CONFIG_SYS_FPGA_MODE 0x00
  205. #define CONFIG_SYS_FPGA_STATUS 0x02
  206. #define CONFIG_SYS_FPGA_TS 0x04
  207. #define CONFIG_SYS_FPGA_TS_LOW 0x06
  208. #define CONFIG_SYS_FPGA_TS_CAP0 0x10
  209. #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
  210. #define CONFIG_SYS_FPGA_TS_CAP1 0x14
  211. #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
  212. #define CONFIG_SYS_FPGA_TS_CAP2 0x18
  213. #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
  214. #define CONFIG_SYS_FPGA_TS_CAP3 0x1c
  215. #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
  216. /* FPGA Mode Reg */
  217. #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
  218. #define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
  219. #define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
  220. #define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
  221. /* FPGA Status Reg */
  222. #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
  223. #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
  224. #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
  225. #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
  226. #define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
  227. #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  228. #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
  229. /* FPGA program pin configuration */
  230. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
  231. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
  232. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
  233. #define CONFIG_SYS_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
  234. #define CONFIG_SYS_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
  235. /* new INIT and DONE pins since board revision 1.2 (for PPC405GPr support) */
  236. #define CONFIG_SYS_FPGA_INIT_V12 0x00008000 /* FPGA init pin (ppc input) */
  237. #define CONFIG_SYS_FPGA_DONE_V12 0x00010000 /* FPGA done pin (ppc input) */
  238. /*-----------------------------------------------------------------------
  239. * Definitions for initial stack pointer and data area (in data cache)
  240. */
  241. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  242. #define CONFIG_SYS_TEMP_STACK_OCM 1
  243. /* On Chip Memory location */
  244. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  245. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  246. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  247. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  248. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  249. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  250. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  251. /*
  252. * Internal Definitions
  253. *
  254. * Boot Flags
  255. */
  256. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  257. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  258. #endif /* __CONFIG_H */