PATI.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * (C) Copyright 2003
  3. * Denis Peter d.peter@mpl.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation,
  21. */
  22. /*
  23. * File: PATI.h
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_MPC555 1 /* This is an MPC555 CPU */
  31. #define CONFIG_PATI 1 /* ...On a PATI board */
  32. /* Serial Console Configuration */
  33. #define CONFIG_5xx_CONS_SCI1
  34. #undef CONFIG_5xx_CONS_SCI2
  35. #define CONFIG_BAUDRATE 9600
  36. /*
  37. * BOOTP options
  38. */
  39. #define CONFIG_BOOTP_BOOTFILESIZE
  40. #define CONFIG_BOOTP_BOOTPATH
  41. #define CONFIG_BOOTP_GATEWAY
  42. #define CONFIG_BOOTP_HOSTNAME
  43. /*
  44. * Command line configuration.
  45. */
  46. #define CONFIG_CMD_MEMORY
  47. #define CONFIG_CMD_LOADB
  48. #define CONFIG_CMD_REGINFO
  49. #define CONFIG_CMD_FLASH
  50. #define CONFIG_CMD_LOADS
  51. #define CONFIG_CMD_SAVEENV
  52. #define CONFIG_CMD_REGINFO
  53. #define CONFIG_CMD_BDI
  54. #define CONFIG_CMD_CONSOLE
  55. #define CONFIG_CMD_RUN
  56. #define CONFIG_CMD_BSP
  57. #define CONFIG_CMD_IMI
  58. #define CONFIG_CMD_EEPROM
  59. #define CONFIG_CMD_IRQ
  60. #define CONFIG_CMD_MISC
  61. #if 0
  62. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  63. #else
  64. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  65. #endif
  66. #define CONFIG_BOOTCOMMAND "" /* autoboot command */
  67. #define CONFIG_BOOTARGS "" /* */
  68. #define CONFIG_WATCHDOG /* turn on platform specific watchdog */
  69. /*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
  70. #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
  71. /*
  72. * Miscellaneous configurable options
  73. */
  74. #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
  75. #define CONFIG_PREBOOT
  76. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  77. #define CONFIG_SYS_PROMPT "pati=> " /* Monitor Command Prompt */
  78. #if defined(CONFIG_CMD_KGDB)
  79. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  80. #else
  81. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  82. #endif
  83. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  84. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  85. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  86. #define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
  87. #define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
  88. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  89. #define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
  90. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
  91. /***********************************************************************
  92. * Last Stage Init
  93. ***********************************************************************/
  94. #define CONFIG_LAST_STAGE_INIT
  95. /*
  96. * Low Level Configuration Settings
  97. */
  98. /*
  99. * Internal Memory Mapped (This is not the IMMR content)
  100. */
  101. #define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
  102. /*
  103. * Definitions for initial stack pointer and data area
  104. */
  105. #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
  106. #define CONFIG_SYS_INIT_RAM_END (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
  107. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* Size in bytes reserved for initial global data */
  108. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_INIT_RAM_ADDR) - CONFIG_SYS_GBL_DATA_SIZE) /* Offset from the beginning of ram */
  109. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
  110. /*
  111. * Start addresses for the final memory configuration
  112. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  113. */
  114. #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
  115. #define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
  116. #define PCI_BASE 0x03000000 /* PCI Base (CS2) */
  117. #define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
  118. #define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
  119. #define CONFIG_SYS_MONITOR_BASE 0xFFF00000
  120. /* CONFIG_SYS_FLASH_BASE */ /* TEXT_BASE is defined in the board config.mk file. */
  121. /* This adress is given to the linker with -Ttext to */
  122. /* locate the text section at this adress. */
  123. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
  124. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  125. #define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
  126. /*
  127. * For booting Linux, the board info and command line data
  128. * have to be in the first 8 MB of memory, since this is
  129. * the maximum mapped by the Linux kernel during initialization.
  130. */
  131. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  132. /*-----------------------------------------------------------------------
  133. * FLASH organization
  134. *-----------------------------------------------------------------------
  135. *
  136. */
  137. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of memory banks */
  138. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max number of sectors on one chip */
  139. #define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
  140. #define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
  141. #define CONFIG_ENV_IS_IN_EEPROM
  142. #ifdef CONFIG_ENV_IS_IN_EEPROM
  143. #define CONFIG_ENV_OFFSET 0
  144. #define CONFIG_ENV_SIZE 2048
  145. #endif
  146. #undef CONFIG_ENV_IS_IN_FLASH
  147. #ifdef CONFIG_ENV_IS_IN_FLASH
  148. #define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
  149. #define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
  150. #endif
  151. #define CONFIG_SPI 1
  152. #define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
  153. #define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
  154. #define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
  155. /*-----------------------------------------------------------------------
  156. * SYPCR - System Protection Control
  157. * SYPCR can only be written once after reset!
  158. *-----------------------------------------------------------------------
  159. * SW Watchdog freeze
  160. */
  161. #undef CONFIG_WATCHDOG
  162. #if defined(CONFIG_WATCHDOG)
  163. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  164. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  165. #else
  166. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  167. SYPCR_SWP)
  168. #endif /* CONFIG_WATCHDOG */
  169. /*-----------------------------------------------------------------------
  170. * TBSCR - Time Base Status and Control
  171. *-----------------------------------------------------------------------
  172. * Clear Reference Interrupt Status, Timebase freezing enabled
  173. */
  174. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  175. /*-----------------------------------------------------------------------
  176. * PISCR - Periodic Interrupt Status and Control
  177. *-----------------------------------------------------------------------
  178. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  179. */
  180. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  181. /*-----------------------------------------------------------------------
  182. * SCCR - System Clock and reset Control Register
  183. *-----------------------------------------------------------------------
  184. * Set clock output, timebase and RTC source and divider,
  185. * power management and some other internal clocks
  186. */
  187. #define SCCR_MASK SCCR_EBDF00
  188. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
  189. SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
  190. /*-----------------------------------------------------------------------
  191. * SIUMCR - SIU Module Configuration
  192. *-----------------------------------------------------------------------
  193. * Data show cycle
  194. */
  195. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
  196. /*-----------------------------------------------------------------------
  197. * PLPRCR - PLL, Low-Power, and Reset Control Register
  198. *-----------------------------------------------------------------------
  199. * Set all bits to 40 Mhz
  200. *
  201. */
  202. #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
  203. #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
  204. /*-----------------------------------------------------------------------
  205. * UMCR - UIMB Module Configuration Register
  206. *-----------------------------------------------------------------------
  207. *
  208. */
  209. #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
  210. /*-----------------------------------------------------------------------
  211. * ICTRL - I-Bus Support Control Register
  212. */
  213. #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
  214. /*-----------------------------------------------------------------------
  215. * USIU - Memory Controller Register
  216. *-----------------------------------------------------------------------
  217. */
  218. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
  219. #define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
  220. /* SDRAM */
  221. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
  222. #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
  223. /* PCI */
  224. #define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
  225. #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
  226. /* config registers: */
  227. #define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
  228. #define CONFIG_SYS_OR3_PRELIM (0xffff0000)
  229. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
  230. /*-----------------------------------------------------------------------
  231. * DER - Timer Decrementer
  232. *-----------------------------------------------------------------------
  233. * Initialise to zero
  234. */
  235. #define CONFIG_SYS_DER 0x00000000
  236. /*
  237. * Internal Definitions
  238. *
  239. * Boot Flags
  240. */
  241. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  242. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  243. #define VERSION_TAG "released"
  244. #define CONFIG_ISO_STRING "MEV-10084-001"
  245. #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
  246. #endif /* __CONFIG_H */