MVBLM7.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Copyright (C) Matrix Vision GmbH 2008
  3. *
  4. * Matrix Vision mvBlueLYNX-M7 configuration file
  5. * based on Freescale's MPC8349ITX.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include <version.h>
  28. /*
  29. * High Level Configuration Options
  30. */
  31. #define CONFIG_E300 1
  32. #define CONFIG_MPC83xx 1
  33. #define CONFIG_MPC834x 1
  34. #define CONFIG_MPC8343 1
  35. #define CONFIG_SYS_IMMR 0xE0000000
  36. #define CONFIG_PCI
  37. #define CONFIG_83XX_GENERIC_PCI
  38. #define CONFIG_PCI_SKIP_HOST_BRIDGE
  39. #define CONFIG_HARD_I2C
  40. #define CONFIG_TSEC_ENET
  41. #define CONFIG_MPC8XXX_SPI
  42. #define CONFIG_HARD_SPI
  43. #define MVBLM7_MMC_CS 0x04000000
  44. /* I2C */
  45. #undef CONFIG_SOFT_I2C
  46. #define CONFIG_FSL_I2C
  47. #define CONFIG_I2C_MULTI_BUS
  48. #define CONFIG_SYS_I2C_OFFSET 0x3000
  49. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  50. #define CONFIG_SYS_I2C_SPEED 100000
  51. #define CONFIG_SYS_I2C_SLAVE 0x7F
  52. /*
  53. * DDR Setup
  54. */
  55. #define CONFIG_SYS_DDR_BASE 0x00000000
  56. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  57. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  58. #define CONFIG_SYS_83XX_DDR_USES_CS0 1
  59. #define CONFIG_SYS_MEMTEST_START (60<<20)
  60. #define CONFIG_SYS_MEMTEST_END (70<<20)
  61. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  62. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  63. #define CONFIG_SYS_DDR_SIZE 256
  64. /* HC, 75Ohm, DDR-II, DRQ */
  65. #define CONFIG_SYS_DDRCDR 0x80000001
  66. /* EN, ODT_WR, 3BA, 14row, 10col */
  67. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014102
  68. #define CONFIG_SYS_DDR_CS1_CONFIG 0x0
  69. #define CONFIG_SYS_DDR_CS2_CONFIG 0x0
  70. #define CONFIG_SYS_DDR_CS3_CONFIG 0x0
  71. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
  72. #define CONFIG_SYS_DDR_CS1_BNDS 0x0
  73. #define CONFIG_SYS_DDR_CS2_BNDS 0x0
  74. #define CONFIG_SYS_DDR_CS3_BNDS 0x0
  75. #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
  76. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  77. #define CONFIG_SYS_DDR_TIMING_1 0x2625b221
  78. #define CONFIG_SYS_DDR_TIMING_2 0x1f9820c7
  79. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  80. /* ~MEM_EN, SREN, DDR-II, 32_BE */
  81. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43080000
  82. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
  83. #define CONFIG_SYS_DDR_INTERVAL 0x04060100
  84. #define CONFIG_SYS_DDR_MODE 0x078e0232
  85. /* Flash */
  86. #define CONFIG_SYS_FLASH_CFI
  87. #define CONFIG_FLASH_CFI_DRIVER
  88. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  89. #define CONFIG_SYS_FLASH_BASE 0xFF800000
  90. #define CONFIG_SYS_FLASH_SIZE 8
  91. #define CONFIG_SYS_FLASH_SIZE_SHIFT 3
  92. #define CONFIG_SYS_FLASH_EMPTY_INFO
  93. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
  94. #define CONFIG_SYS_FLASH_WRITE_TOUT 500
  95. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  96. #define CONFIG_SYS_MAX_FLASH_SECT 256
  97. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
  98. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  99. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
  100. OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
  101. OR_GPCM_EAD)
  102. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  103. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
  104. /*
  105. * U-Boot memory configuration
  106. */
  107. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  108. #undef CONFIG_SYS_RAMBOOT
  109. #define CONFIG_SYS_INIT_RAM_LOCK
  110. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  111. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  112. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  113. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  114. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  115. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  116. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  117. #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
  118. /*
  119. * Local Bus LCRR and LBCR regs
  120. * LCRR: DLL bypass, Clock divider is 4
  121. * External Local Bus rate is
  122. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  123. */
  124. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  125. #define CONFIG_SYS_LBC_LBCR 0x00000000
  126. /* LB sdram refresh timer, about 6us */
  127. #define CONFIG_SYS_LBC_LSRT 0x32000000
  128. /* LB refresh timer prescal, 266MHz/32*/
  129. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  130. /*
  131. * Serial Port
  132. */
  133. #define CONFIG_CONS_INDEX 1
  134. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  135. #define CONFIG_SYS_NS16550
  136. #define CONFIG_SYS_NS16550_SERIAL
  137. #define CONFIG_SYS_NS16550_REG_SIZE 1
  138. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  139. #define CONFIG_SYS_BAUDRATE_TABLE \
  140. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  141. #define CONFIG_CONSOLE ttyS0
  142. #define CONFIG_BAUDRATE 115200
  143. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  144. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  145. /* pass open firmware flat tree */
  146. #define CONFIG_OF_LIBFDT 1
  147. #define CONFIG_OF_BOARD_SETUP 1
  148. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  149. #define MV_DTB_NAME "mvblm7.dtb"
  150. /*
  151. * PCI
  152. */
  153. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  154. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  155. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
  156. #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  157. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  158. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
  159. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  160. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  161. #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
  162. #define CONFIG_NET_MULTI 1
  163. #define CONFIG_NET_RETRY_COUNT 3
  164. #define PCI_66M
  165. #define CONFIG_83XX_CLKIN 66666667
  166. #define CONFIG_PCI_PNP
  167. #define CONFIG_PCI_SCAN_SHOW
  168. /* TSEC */
  169. #define CONFIG_GMII
  170. #define CONFIG_SYS_VSC8601_SKEWFIX
  171. #define CONFIG_SYS_VSC8601_SKEW_TX 3
  172. #define CONFIG_SYS_VSC8601_SKEW_RX 3
  173. #define CONFIG_TSEC1
  174. #define CONFIG_TSEC2
  175. #define CONFIG_HAS_ETH0
  176. #define CONFIG_TSEC1_NAME "TSEC0"
  177. #define CONFIG_FEC1_PHY_NORXERR
  178. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  179. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  180. #define TSEC1_PHY_ADDR 0x10
  181. #define TSEC1_PHYIDX 0
  182. #define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
  183. #define CONFIG_HAS_ETH1
  184. #define CONFIG_TSEC2_NAME "TSEC1"
  185. #define CONFIG_FEC2_PHY_NORXERR
  186. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  187. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  188. #define TSEC2_PHY_ADDR 0x11
  189. #define TSEC2_PHYIDX 0
  190. #define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
  191. #define CONFIG_ETHPRIME "TSEC0"
  192. #define CONFIG_BOOTP_VENDOREX
  193. #define CONFIG_BOOTP_SUBNETMASK
  194. #define CONFIG_BOOTP_GATEWAY
  195. #define CONFIG_BOOTP_DNS
  196. #define CONFIG_BOOTP_DNS2
  197. #define CONFIG_BOOTP_HOSTNAME
  198. #define CONFIG_BOOTP_BOOTFILESIZE
  199. #define CONFIG_BOOTP_BOOTPATH
  200. #define CONFIG_BOOTP_NTPSERVER
  201. #define CONFIG_BOOTP_RANDOM_DELAY
  202. #define CONFIG_BOOTP_SEND_HOSTNAME
  203. /* USB */
  204. #define CONFIG_HAS_FSL_DR_USB
  205. /*
  206. * Environment
  207. */
  208. #undef CONFIG_SYS_FLASH_PROTECTION
  209. #define CONFIG_ENV_OVERWRITE
  210. #define CONFIG_ENV_IS_IN_FLASH 1
  211. #define CONFIG_ENV_ADDR 0xFF800000
  212. #define CONFIG_ENV_SIZE 0x2000
  213. #define CONFIG_ENV_SECT_SIZE 0x2000
  214. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
  215. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  216. #define CONFIG_LOADS_ECHO
  217. #define CONFIG_SYS_LOADS_BAUD_CHANGE
  218. /*
  219. * Command line configuration.
  220. */
  221. #include <config_cmd_default.h>
  222. #define CONFIG_CMD_CACHE
  223. #define CONFIG_CMD_IRQ
  224. #define CONFIG_CMD_NET
  225. #define CONFIG_CMD_MII
  226. #define CONFIG_CMD_PING
  227. #define CONFIG_CMD_DHCP
  228. #define CONFIG_CMD_SDRAM
  229. #define CONFIG_CMD_PCI
  230. #define CONFIG_CMD_I2C
  231. #define CONFIG_CMD_FPGA
  232. #undef CONFIG_WATCHDOG
  233. /*
  234. * Miscellaneous configurable options
  235. */
  236. #define CONFIG_SYS_LONGHELP
  237. #define CONFIG_CMDLINE_EDITING
  238. #define CONFIG_SYS_HUSH_PARSER
  239. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  240. /* default load address */
  241. #define CONFIG_SYS_LOAD_ADDR 0x2000000
  242. /* default location for tftp and bootm */
  243. #define CONFIG_LOADADDR 0x200000
  244. #define CONFIG_SYS_PROMPT "mvBL-M7> "
  245. #define CONFIG_SYS_CBSIZE 256
  246. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  247. #define CONFIG_SYS_MAXARGS 16
  248. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  249. #define CONFIG_SYS_HZ 1000
  250. /*
  251. * For booting Linux, the board info and command line data
  252. * have to be in the first 8 MB of memory, since this is
  253. * the maximum mapped by the Linux kernel during initialization.
  254. */
  255. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  256. #define CONFIG_SYS_HRCW_LOW 0x0
  257. #define CONFIG_SYS_HRCW_HIGH 0x0
  258. /*
  259. * System performance
  260. */
  261. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  262. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  263. #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  264. #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  265. /* clocking */
  266. #define CONFIG_SYS_SCCR_ENCCM 0
  267. #define CONFIG_SYS_SCCR_USBMPHCM 0
  268. #define CONFIG_SYS_SCCR_USBDRCM 2
  269. #define CONFIG_SYS_SCCR_TSEC1CM 1
  270. #define CONFIG_SYS_SCCR_TSEC2CM 1
  271. #define CONFIG_SYS_SICRH 0x1fff8003
  272. #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
  273. #define CONFIG_SYS_HID0_INIT 0x000000000
  274. #define CONFIG_SYS_HID0_FINAL CONFIG_SYS_HID0_INIT
  275. #define CONFIG_SYS_HID2 HID2_HBE
  276. #define CONFIG_HIGH_BATS 1
  277. /* DDR */
  278. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  279. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  280. /* PCI */
  281. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  282. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  283. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
  284. BATL_GUARDEDSTORAGE)
  285. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  286. /* no PCI2 */
  287. #define CONFIG_SYS_IBAT3L 0
  288. #define CONFIG_SYS_IBAT3U 0
  289. #define CONFIG_SYS_IBAT4L 0
  290. #define CONFIG_SYS_IBAT4U 0
  291. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  292. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
  293. BATL_GUARDEDSTORAGE)
  294. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  295. /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
  296. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
  297. BATL_GUARDEDSTORAGE)
  298. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  299. #define CONFIG_SYS_IBAT7L 0
  300. #define CONFIG_SYS_IBAT7U 0
  301. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  302. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  303. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  304. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  305. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  306. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  307. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  308. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  309. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  310. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  311. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  312. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  313. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  314. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  315. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  316. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  317. /*
  318. * Internal Definitions
  319. *
  320. * Boot Flags
  321. */
  322. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  323. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  324. /*
  325. * Environment Configuration
  326. */
  327. #define CONFIG_ENV_OVERWRITE
  328. #define CONFIG_NETDEV eth0
  329. /* Default path and filenames */
  330. #define CONFIG_BOOTDELAY 5
  331. #define CONFIG_AUTOBOOT_KEYED
  332. #define CONFIG_AUTOBOOT_STOP_STR "s"
  333. #define CONFIG_ZERO_BOOTDELAY_CHECK
  334. #define CONFIG_RESET_TO_RETRY 1000
  335. #define MV_CI mvBL-M7
  336. #define MV_VCI mvBL-M7
  337. #define MV_FPGA_DATA 0xfff80000
  338. #define MV_FPGA_SIZE 0x00076ca2
  339. #define MV_KERNEL_ADDR 0xff810000
  340. #define MV_INITRD_ADDR 0xffb00000
  341. #define MV_SOURCE_ADDR 0xff804000
  342. #define MV_SOURCE_ADDR2 0xff806000
  343. #define MV_DTB_ADDR 0xff808000
  344. #define MV_INITRD_LENGTH 0x00400000
  345. #define CONFIG_SHOW_BOOT_PROGRESS 1
  346. #define MV_KERNEL_ADDR_RAM 0x00100000
  347. #define MV_DTB_ADDR_RAM 0x00600000
  348. #define MV_INITRD_ADDR_RAM 0x01000000
  349. #define CONFIG_BOOTCOMMAND "if imi ${autoscr_addr}; \
  350. then source ${autoscr_addr}; \
  351. else source ${autoscr_addr2}; \
  352. fi;"
  353. #define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
  354. #define CONFIG_EXTRA_ENV_SETTINGS \
  355. "console_nr=0\0" \
  356. "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
  357. "stdin=serial\0" \
  358. "stdout=serial\0" \
  359. "stderr=serial\0" \
  360. "fpga=0\0" \
  361. "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
  362. "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
  363. "autoscr_addr=" MK_STR(MV_SOURCE_ADDR) "\0" \
  364. "autoscr_addr2=" MK_STR(MV_SOURCE_ADDR2) "\0" \
  365. "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
  366. "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
  367. "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
  368. "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
  369. "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
  370. "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
  371. "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
  372. "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
  373. "mv_version=" U_BOOT_VERSION "\0" \
  374. "dhcp_client_id=" MK_STR(MV_CI) "\0" \
  375. "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0" \
  376. "netretry=no\0" \
  377. "use_static_ipaddr=no\0" \
  378. "static_ipaddr=192.168.90.10\0" \
  379. "static_netmask=255.255.255.0\0" \
  380. "static_gateway=0.0.0.0\0" \
  381. "initrd_name=uInitrd.mvblm7-xenorfs\0" \
  382. "zcip=no\0" \
  383. "netboot=yes\0" \
  384. "mvtest=Ff\0" \
  385. "tried_bootfromflash=no\0" \
  386. "tried_bootfromnet=no\0" \
  387. "bootfile=mvblm72625.boot\0" \
  388. "use_dhcp=yes\0" \
  389. "gev_start=yes\0" \
  390. "mvbcdma_debug=0\0" \
  391. "mvbcia_debug=0\0" \
  392. "propdev_debug=0\0" \
  393. "gevss_debug=0\0" \
  394. "watchdog=0\0" \
  395. "usb_dr_mode=host\0" \
  396. "sensor_cnt=2\0" \
  397. ""
  398. #define CONFIG_FPGA_COUNT 1
  399. #define CONFIG_FPGA CONFIG_SYS_ALTERA_CYCLON2
  400. #define CONFIG_FPGA_ALTERA
  401. #define CONFIG_FPGA_CYCLON2
  402. #endif