MPC8572DS.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * mpc8572ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* High Level Configuration Options */
  29. #define CONFIG_BOOKE 1 /* BOOKE */
  30. #define CONFIG_E500 1 /* BOOKE e500 family */
  31. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  32. #define CONFIG_MPC8572 1
  33. #define CONFIG_MPC8572DS 1
  34. #define CONFIG_MP 1 /* support multiple processors */
  35. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  36. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  37. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  38. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  39. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  40. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  41. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  42. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  43. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  44. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  45. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  46. #define CONFIG_ENV_OVERWRITE
  47. /*
  48. * When initializing flash, if we cannot find the manufacturer ID,
  49. * assume this is the AMD flash associated with the CDS board.
  50. * This allows booting from a promjet.
  51. */
  52. #define CONFIG_ASSUME_AMD_FLASH
  53. #ifndef __ASSEMBLY__
  54. extern unsigned long get_board_sys_clk(unsigned long dummy);
  55. extern unsigned long get_board_ddr_clk(unsigned long dummy);
  56. #endif
  57. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
  58. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0) /* ddrclk for MPC85xx */
  59. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  60. #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
  61. from ICS307 instead of switches */
  62. /*
  63. * These can be toggled for performance analysis, otherwise use default.
  64. */
  65. #define CONFIG_L2_CACHE /* toggle L2 cache */
  66. #define CONFIG_BTB /* toggle branch predition */
  67. #define CONFIG_ENABLE_36BIT_PHYS 1
  68. #ifdef CONFIG_PHYS_64BIT
  69. #define CONFIG_ADDR_MAP 1
  70. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  71. #endif
  72. #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
  73. #define CONFIG_SYS_MEMTEST_END 0x7fffffff
  74. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  75. /*
  76. * Base addresses -- Note these are effective addresses where the
  77. * actual resources get mapped (not physical addresses)
  78. */
  79. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  80. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  81. #ifdef CONFIG_PHYS_64BIT
  82. #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
  83. #else
  84. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  85. #endif
  86. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  87. #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  88. #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  89. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  90. /* DDR Setup */
  91. #define CONFIG_SYS_DDR_TLB_START 9
  92. #define CONFIG_VERY_BIG_RAM
  93. #define CONFIG_FSL_DDR2
  94. #undef CONFIG_FSL_DDR_INTERACTIVE
  95. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  96. #define CONFIG_DDR_SPD
  97. #undef CONFIG_DDR_DLL
  98. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  99. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  100. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  101. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  102. #define CONFIG_NUM_DDR_CONTROLLERS 2
  103. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  104. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  105. /* I2C addresses of SPD EEPROMs */
  106. #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
  107. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  108. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
  109. /* These are used when DDR doesn't use SPD. */
  110. #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
  111. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
  112. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
  113. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  114. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  115. #define CONFIG_SYS_DDR_TIMING_1 0x626b2634
  116. #define CONFIG_SYS_DDR_TIMING_2 0x062874cf
  117. #define CONFIG_SYS_DDR_MODE_1 0x00440462
  118. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  119. #define CONFIG_SYS_DDR_INTERVAL 0x0c300100
  120. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  121. #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
  122. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  123. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  124. #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
  125. #define CONFIG_SYS_DDR_CONTROL2 0x24400000
  126. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  127. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  128. #define CONFIG_SYS_DDR_SBE 0x00010000
  129. /*
  130. * Make sure required options are set
  131. */
  132. #ifndef CONFIG_SPD_EEPROM
  133. #error ("CONFIG_SPD_EEPROM is required")
  134. #endif
  135. #undef CONFIG_CLOCKS_IN_MHZ
  136. /*
  137. * Memory map
  138. *
  139. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  140. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  141. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  142. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  143. *
  144. * Localbus cacheable (TBD)
  145. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  146. *
  147. * Localbus non-cacheable
  148. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  149. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  150. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  151. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  152. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  153. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  154. */
  155. /*
  156. * Local Bus Definitions
  157. */
  158. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  159. #ifdef CONFIG_PHYS_64BIT
  160. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  161. #else
  162. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  163. #endif
  164. #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
  165. #define CONFIG_SYS_OR0_PRELIM 0xf8000ff7
  166. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  167. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  168. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  169. #define CONFIG_SYS_FLASH_QUIET_TEST
  170. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  171. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  172. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  173. #undef CONFIG_SYS_FLASH_CHECKSUM
  174. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  175. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  176. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  177. #define CONFIG_FLASH_CFI_DRIVER
  178. #define CONFIG_SYS_FLASH_CFI
  179. #define CONFIG_SYS_FLASH_EMPTY_INFO
  180. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  181. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  182. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  183. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  184. #ifdef CONFIG_PHYS_64BIT
  185. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  186. #else
  187. #define PIXIS_BASE_PHYS PIXIS_BASE
  188. #endif
  189. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  190. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  191. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  192. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  193. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  194. #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
  195. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  196. #define PIXIS_PWR 0x5 /* PIXIS Power status register */
  197. #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
  198. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  199. #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
  200. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  201. #define PIXIS_VSTAT 0x11 /* VELA Status Register */
  202. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  203. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  204. #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
  205. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  206. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  207. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  208. #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
  209. #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
  210. #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
  211. #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
  212. #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
  213. #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
  214. #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
  215. #define PIXIS_VWATCH 0x24 /* Watchdog Register */
  216. #define PIXIS_LED 0x25 /* LED Register */
  217. /* old pixis referenced names */
  218. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  219. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  220. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
  221. #define PIXIS_VSPEED2_TSEC1SER 0x8
  222. #define PIXIS_VSPEED2_TSEC2SER 0x4
  223. #define PIXIS_VSPEED2_TSEC3SER 0x2
  224. #define PIXIS_VSPEED2_TSEC4SER 0x1
  225. #define PIXIS_VCFGEN1_TSEC1SER 0x20
  226. #define PIXIS_VCFGEN1_TSEC2SER 0x20
  227. #define PIXIS_VCFGEN1_TSEC3SER 0x20
  228. #define PIXIS_VCFGEN1_TSEC4SER 0x20
  229. #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
  230. | PIXIS_VSPEED2_TSEC2SER \
  231. | PIXIS_VSPEED2_TSEC3SER \
  232. | PIXIS_VSPEED2_TSEC4SER)
  233. #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
  234. | PIXIS_VCFGEN1_TSEC2SER \
  235. | PIXIS_VCFGEN1_TSEC3SER \
  236. | PIXIS_VCFGEN1_TSEC4SER)
  237. #define CONFIG_SYS_INIT_RAM_LOCK 1
  238. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  239. #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
  240. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  241. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  242. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  243. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  244. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  245. #define CONFIG_SYS_NAND_BASE 0xffa00000
  246. #ifdef CONFIG_PHYS_64BIT
  247. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  248. #else
  249. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  250. #endif
  251. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  252. CONFIG_SYS_NAND_BASE + 0x40000, \
  253. CONFIG_SYS_NAND_BASE + 0x80000,\
  254. CONFIG_SYS_NAND_BASE + 0xC0000}
  255. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  256. #define CONFIG_MTD_NAND_VERIFY_WRITE
  257. #define CONFIG_CMD_NAND 1
  258. #define CONFIG_NAND_FSL_ELBC 1
  259. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  260. /* NAND flash config */
  261. #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  262. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  263. | BR_PS_8 /* Port Size = 8 bit */ \
  264. | BR_MS_FCM /* MSEL = FCM */ \
  265. | BR_V) /* valid */
  266. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  267. | OR_FCM_PGS /* Large Page*/ \
  268. | OR_FCM_CSCT \
  269. | OR_FCM_CST \
  270. | OR_FCM_CHT \
  271. | OR_FCM_SCY_1 \
  272. | OR_FCM_TRLX \
  273. | OR_FCM_EHTR)
  274. #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  275. #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  276. #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
  277. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  278. | BR_PS_8 /* Port Size = 8 bit */ \
  279. | BR_MS_FCM /* MSEL = FCM */ \
  280. | BR_V) /* valid */
  281. #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  282. #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
  283. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  284. | BR_PS_8 /* Port Size = 8 bit */ \
  285. | BR_MS_FCM /* MSEL = FCM */ \
  286. | BR_V) /* valid */
  287. #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  288. #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
  289. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  290. | BR_PS_8 /* Port Size = 8 bit */ \
  291. | BR_MS_FCM /* MSEL = FCM */ \
  292. | BR_V) /* valid */
  293. #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  294. /* Serial Port - controlled on board with jumper J8
  295. * open - index 2
  296. * shorted - index 1
  297. */
  298. #define CONFIG_CONS_INDEX 1
  299. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  300. #define CONFIG_SYS_NS16550
  301. #define CONFIG_SYS_NS16550_SERIAL
  302. #define CONFIG_SYS_NS16550_REG_SIZE 1
  303. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  304. #define CONFIG_SYS_BAUDRATE_TABLE \
  305. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  306. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  307. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  308. /* Use the HUSH parser */
  309. #define CONFIG_SYS_HUSH_PARSER
  310. #ifdef CONFIG_SYS_HUSH_PARSER
  311. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  312. #endif
  313. /*
  314. * Pass open firmware flat tree
  315. */
  316. #define CONFIG_OF_LIBFDT 1
  317. #define CONFIG_OF_BOARD_SETUP 1
  318. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  319. #define CONFIG_SYS_64BIT_VSPRINTF 1
  320. #define CONFIG_SYS_64BIT_STRTOUL 1
  321. /* new uImage format support */
  322. #define CONFIG_FIT 1
  323. #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
  324. /* I2C */
  325. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  326. #define CONFIG_HARD_I2C /* I2C with hardware support */
  327. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  328. #define CONFIG_I2C_MULTI_BUS
  329. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  330. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  331. #define CONFIG_SYS_I2C_SLAVE 0x7F
  332. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
  333. #define CONFIG_SYS_I2C_OFFSET 0x3000
  334. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  335. /*
  336. * I2C2 EEPROM
  337. */
  338. #define CONFIG_ID_EEPROM
  339. #ifdef CONFIG_ID_EEPROM
  340. #define CONFIG_SYS_I2C_EEPROM_NXID
  341. #endif
  342. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  343. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  344. #define CONFIG_SYS_EEPROM_BUS_NUM 1
  345. /*
  346. * General PCI
  347. * Memory space is mapped 1-1, but I/O space must start from 0.
  348. */
  349. /* controller 3, direct to uli, tgtid 3, Base address 8000 */
  350. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  351. #ifdef CONFIG_PHYS_64BIT
  352. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  353. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  354. #else
  355. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  356. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  357. #endif
  358. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  359. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  360. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  361. #ifdef CONFIG_PHYS_64BIT
  362. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  363. #else
  364. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  365. #endif
  366. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  367. /* controller 2, Slot 2, tgtid 2, Base address 9000 */
  368. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  369. #ifdef CONFIG_PHYS_64BIT
  370. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  371. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  372. #else
  373. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  374. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  375. #endif
  376. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  377. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  378. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  379. #ifdef CONFIG_PHYS_64BIT
  380. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  381. #else
  382. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  383. #endif
  384. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  385. /* controller 1, Slot 1, tgtid 1, Base address a000 */
  386. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  387. #ifdef CONFIG_PHYS_64BIT
  388. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  389. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  390. #else
  391. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  392. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  393. #endif
  394. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  395. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  396. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  397. #ifdef CONFIG_PHYS_64BIT
  398. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  399. #else
  400. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  401. #endif
  402. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  403. #if defined(CONFIG_PCI)
  404. /*PCIE video card used*/
  405. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  406. /* video */
  407. #define CONFIG_VIDEO
  408. #if defined(CONFIG_VIDEO)
  409. #define CONFIG_BIOSEMU
  410. #define CONFIG_CFB_CONSOLE
  411. #define CONFIG_VIDEO_SW_CURSOR
  412. #define CONFIG_VGA_AS_SINGLE_DEVICE
  413. #define CONFIG_ATI_RADEON_FB
  414. #define CONFIG_VIDEO_LOGO
  415. /*#define CONFIG_CONSOLE_CURSOR*/
  416. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  417. #endif
  418. #define CONFIG_NET_MULTI
  419. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  420. #undef CONFIG_EEPRO100
  421. #undef CONFIG_TULIP
  422. #undef CONFIG_RTL8139
  423. #ifndef CONFIG_PCI_PNP
  424. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
  425. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
  426. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  427. #endif
  428. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  429. #define CONFIG_DOS_PARTITION
  430. #define CONFIG_SCSI_AHCI
  431. #ifdef CONFIG_SCSI_AHCI
  432. #define CONFIG_SATA_ULI5288
  433. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  434. #define CONFIG_SYS_SCSI_MAX_LUN 1
  435. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  436. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  437. #endif /* SCSI */
  438. #endif /* CONFIG_PCI */
  439. #if defined(CONFIG_TSEC_ENET)
  440. #ifndef CONFIG_NET_MULTI
  441. #define CONFIG_NET_MULTI 1
  442. #endif
  443. #define CONFIG_MII 1 /* MII PHY management */
  444. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  445. #define CONFIG_TSEC1 1
  446. #define CONFIG_TSEC1_NAME "eTSEC1"
  447. #define CONFIG_TSEC2 1
  448. #define CONFIG_TSEC2_NAME "eTSEC2"
  449. #define CONFIG_TSEC3 1
  450. #define CONFIG_TSEC3_NAME "eTSEC3"
  451. #define CONFIG_TSEC4 1
  452. #define CONFIG_TSEC4_NAME "eTSEC4"
  453. #define CONFIG_PIXIS_SGMII_CMD
  454. #define CONFIG_FSL_SGMII_RISER 1
  455. #define SGMII_RISER_PHY_OFFSET 0x1c
  456. #ifdef CONFIG_FSL_SGMII_RISER
  457. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  458. #endif
  459. #define TSEC1_PHY_ADDR 0
  460. #define TSEC2_PHY_ADDR 1
  461. #define TSEC3_PHY_ADDR 2
  462. #define TSEC4_PHY_ADDR 3
  463. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  464. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  465. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  466. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  467. #define TSEC1_PHYIDX 0
  468. #define TSEC2_PHYIDX 0
  469. #define TSEC3_PHYIDX 0
  470. #define TSEC4_PHYIDX 0
  471. #define CONFIG_ETHPRIME "eTSEC1"
  472. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  473. #endif /* CONFIG_TSEC_ENET */
  474. /*
  475. * Environment
  476. */
  477. #define CONFIG_ENV_IS_IN_FLASH 1
  478. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  479. #define CONFIG_ENV_ADDR 0xfff80000
  480. #else
  481. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  482. #endif
  483. #define CONFIG_ENV_SIZE 0x2000
  484. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  485. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  486. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  487. /*
  488. * Command line configuration.
  489. */
  490. #include <config_cmd_default.h>
  491. #define CONFIG_CMD_IRQ
  492. #define CONFIG_CMD_PING
  493. #define CONFIG_CMD_I2C
  494. #define CONFIG_CMD_MII
  495. #define CONFIG_CMD_ELF
  496. #define CONFIG_CMD_IRQ
  497. #define CONFIG_CMD_SETEXPR
  498. #if defined(CONFIG_PCI)
  499. #define CONFIG_CMD_PCI
  500. #define CONFIG_CMD_BEDBUG
  501. #define CONFIG_CMD_NET
  502. #define CONFIG_CMD_SCSI
  503. #define CONFIG_CMD_EXT2
  504. #endif
  505. #undef CONFIG_WATCHDOG /* watchdog disabled */
  506. /*
  507. * Miscellaneous configurable options
  508. */
  509. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  510. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  511. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  512. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  513. #if defined(CONFIG_CMD_KGDB)
  514. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  515. #else
  516. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  517. #endif
  518. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  519. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  520. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  521. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  522. /*
  523. * For booting Linux, the board info and command line data
  524. * have to be in the first 8 MB of memory, since this is
  525. * the maximum mapped by the Linux kernel during initialization.
  526. */
  527. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  528. /*
  529. * Internal Definitions
  530. *
  531. * Boot Flags
  532. */
  533. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  534. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  535. #if defined(CONFIG_CMD_KGDB)
  536. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  537. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  538. #endif
  539. /*
  540. * Environment Configuration
  541. */
  542. /* The mac addresses for all ethernet interface */
  543. #if defined(CONFIG_TSEC_ENET)
  544. #define CONFIG_HAS_ETH0
  545. #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
  546. #define CONFIG_HAS_ETH1
  547. #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
  548. #define CONFIG_HAS_ETH2
  549. #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
  550. #define CONFIG_HAS_ETH3
  551. #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
  552. #endif
  553. #define CONFIG_IPADDR 192.168.1.254
  554. #define CONFIG_HOSTNAME unknown
  555. #define CONFIG_ROOTPATH /opt/nfsroot
  556. #define CONFIG_BOOTFILE uImage
  557. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  558. #define CONFIG_SERVERIP 192.168.1.1
  559. #define CONFIG_GATEWAYIP 192.168.1.1
  560. #define CONFIG_NETMASK 255.255.255.0
  561. /* default location for tftp and bootm */
  562. #define CONFIG_LOADADDR 1000000
  563. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  564. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  565. #define CONFIG_BAUDRATE 115200
  566. #define CONFIG_EXTRA_ENV_SETTINGS \
  567. "memctl_intlv_ctl=2\0" \
  568. "netdev=eth0\0" \
  569. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  570. "tftpflash=tftpboot $loadaddr $uboot; " \
  571. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  572. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  573. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  574. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  575. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  576. "consoledev=ttyS0\0" \
  577. "ramdiskaddr=2000000\0" \
  578. "ramdiskfile=8572ds/ramdisk.uboot\0" \
  579. "fdtaddr=c00000\0" \
  580. "fdtfile=8572ds/mpc8572ds.dtb\0" \
  581. "bdev=sda3\0"
  582. #define CONFIG_HDBOOT \
  583. "setenv bootargs root=/dev/$bdev rw " \
  584. "console=$consoledev,$baudrate $othbootargs;" \
  585. "tftp $loadaddr $bootfile;" \
  586. "tftp $fdtaddr $fdtfile;" \
  587. "bootm $loadaddr - $fdtaddr"
  588. #define CONFIG_NFSBOOTCOMMAND \
  589. "setenv bootargs root=/dev/nfs rw " \
  590. "nfsroot=$serverip:$rootpath " \
  591. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  592. "console=$consoledev,$baudrate $othbootargs;" \
  593. "tftp $loadaddr $bootfile;" \
  594. "tftp $fdtaddr $fdtfile;" \
  595. "bootm $loadaddr - $fdtaddr"
  596. #define CONFIG_RAMBOOTCOMMAND \
  597. "setenv bootargs root=/dev/ram rw " \
  598. "console=$consoledev,$baudrate $othbootargs;" \
  599. "tftp $ramdiskaddr $ramdiskfile;" \
  600. "tftp $loadaddr $bootfile;" \
  601. "tftp $fdtaddr $fdtfile;" \
  602. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  603. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  604. #endif /* __CONFIG_H */