MPC8560ADS.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. * Copyright 2004 Freescale Semiconductor.
  3. * (C) Copyright 2002,2003 Motorola,Inc.
  4. * Xianghua Xiao <X.Xiao@motorola.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * mpc8560ads board configuration file
  26. *
  27. * Please refer to doc/README.mpc85xx for more info.
  28. *
  29. * Make sure you change the MAC address and other network params first,
  30. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  31. */
  32. #ifndef __CONFIG_H
  33. #define __CONFIG_H
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE 1 /* BOOKE */
  36. #define CONFIG_E500 1 /* BOOKE e500 family */
  37. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  38. #define CONFIG_CPM2 1 /* has CPM2 */
  39. #define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
  40. #define CONFIG_MPC8560 1
  41. #define CONFIG_PCI
  42. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  43. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  44. #undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
  45. #define CONFIG_ENV_OVERWRITE
  46. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  47. /*
  48. * sysclk for MPC85xx
  49. *
  50. * Two valid values are:
  51. * 33000000
  52. * 66000000
  53. *
  54. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  55. * is likely the desired value here, so that is now the default.
  56. * The board, however, can run at 66MHz. In any event, this value
  57. * must match the settings of some switches. Details can be found
  58. * in the README.mpc85xxads.
  59. */
  60. #ifndef CONFIG_SYS_CLK_FREQ
  61. #define CONFIG_SYS_CLK_FREQ 33000000
  62. #endif
  63. /*
  64. * These can be toggled for performance analysis, otherwise use default.
  65. */
  66. #define CONFIG_L2_CACHE /* toggle L2 cache */
  67. #define CONFIG_BTB /* toggle branch predition */
  68. #define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  69. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  70. #define CONFIG_SYS_MEMTEST_END 0x00400000
  71. /*
  72. * Base addresses -- Note these are effective addresses where the
  73. * actual resources get mapped (not physical addresses)
  74. */
  75. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  76. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  77. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  79. /* DDR Setup */
  80. #define CONFIG_FSL_DDR1
  81. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
  82. #define CONFIG_DDR_SPD
  83. #undef CONFIG_FSL_DDR_INTERACTIVE
  84. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  85. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  86. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  87. #define CONFIG_NUM_DDR_CONTROLLERS 1
  88. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  89. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  90. /* I2C addresses of SPD EEPROMs */
  91. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  92. /* These are used when DDR doesn't use SPD. */
  93. #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
  94. #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
  95. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
  96. #define CONFIG_SYS_DDR_TIMING_1 0x37344321
  97. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
  98. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  99. #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
  100. #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
  101. /*
  102. * SDRAM on the Local Bus
  103. */
  104. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  105. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  106. #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
  107. #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
  108. #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
  109. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  110. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
  111. #undef CONFIG_SYS_FLASH_CHECKSUM
  112. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  113. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  114. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  115. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  116. #define CONFIG_SYS_RAMBOOT
  117. #else
  118. #undef CONFIG_SYS_RAMBOOT
  119. #endif
  120. #define CONFIG_FLASH_CFI_DRIVER
  121. #define CONFIG_SYS_FLASH_CFI
  122. #define CONFIG_SYS_FLASH_EMPTY_INFO
  123. #undef CONFIG_CLOCKS_IN_MHZ
  124. /*
  125. * Local Bus Definitions
  126. */
  127. /*
  128. * Base Register 2 and Option Register 2 configure SDRAM.
  129. * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
  130. *
  131. * For BR2, need:
  132. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  133. * port-size = 32-bits = BR2[19:20] = 11
  134. * no parity checking = BR2[21:22] = 00
  135. * SDRAM for MSEL = BR2[24:26] = 011
  136. * Valid = BR[31] = 1
  137. *
  138. * 0 4 8 12 16 20 24 28
  139. * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
  140. *
  141. * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
  142. * FIXME: the top 17 bits of BR2.
  143. */
  144. #define CONFIG_SYS_BR2_PRELIM 0xf0001861
  145. /*
  146. * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
  147. *
  148. * For OR2, need:
  149. * 64MB mask for AM, OR2[0:7] = 1111 1100
  150. * XAM, OR2[17:18] = 11
  151. * 9 columns OR2[19-21] = 010
  152. * 13 rows OR2[23-25] = 100
  153. * EAD set for extra time OR[31] = 1
  154. *
  155. * 0 4 8 12 16 20 24 28
  156. * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
  157. */
  158. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  159. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
  160. #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
  161. #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  162. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
  163. #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
  164. | LSDMR_RFCR5 \
  165. | LSDMR_PRETOACT3 \
  166. | LSDMR_ACTTORW3 \
  167. | LSDMR_BL8 \
  168. | LSDMR_WRC2 \
  169. | LSDMR_CL3 \
  170. | LSDMR_RFEN \
  171. )
  172. /*
  173. * SDRAM Controller configuration sequence.
  174. */
  175. #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
  176. #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  177. #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
  178. #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
  179. #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
  180. /*
  181. * 32KB, 8-bit wide for ADS config reg
  182. */
  183. #define CONFIG_SYS_BR4_PRELIM 0xf8000801
  184. #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
  185. #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
  186. #define CONFIG_SYS_INIT_RAM_LOCK 1
  187. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  188. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  189. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  190. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  191. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  192. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  193. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  194. /* Serial Port */
  195. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  196. #undef CONFIG_CONS_NONE /* define if console on something else */
  197. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  198. #define CONFIG_BAUDRATE 115200
  199. #define CONFIG_SYS_BAUDRATE_TABLE \
  200. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  201. /* Use the HUSH parser */
  202. #define CONFIG_SYS_HUSH_PARSER
  203. #ifdef CONFIG_SYS_HUSH_PARSER
  204. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  205. #endif
  206. /* pass open firmware flat tree */
  207. #define CONFIG_OF_LIBFDT 1
  208. #define CONFIG_OF_BOARD_SETUP 1
  209. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  210. #define CONFIG_SYS_64BIT_VSPRINTF 1
  211. #define CONFIG_SYS_64BIT_STRTOUL 1
  212. /*
  213. * I2C
  214. */
  215. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  216. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  217. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  218. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  219. #define CONFIG_SYS_I2C_SLAVE 0x7F
  220. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  221. #define CONFIG_SYS_I2C_OFFSET 0x3000
  222. /* RapidIO MMU */
  223. #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
  224. #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
  225. #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
  226. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  227. /*
  228. * General PCI
  229. * Memory space is mapped 1-1, but I/O space must start from 0.
  230. */
  231. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  232. #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
  233. #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
  234. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  235. #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
  236. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  237. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  238. #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
  239. #if defined(CONFIG_PCI)
  240. #define CONFIG_NET_MULTI
  241. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  242. #undef CONFIG_EEPRO100
  243. #undef CONFIG_TULIP
  244. #if !defined(CONFIG_PCI_PNP)
  245. #define PCI_ENET0_IOADDR 0xe0000000
  246. #define PCI_ENET0_MEMADDR 0xe0000000
  247. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  248. #endif
  249. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  250. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  251. #endif /* CONFIG_PCI */
  252. #ifdef CONFIG_TSEC_ENET
  253. #ifndef CONFIG_NET_MULTI
  254. #define CONFIG_NET_MULTI 1
  255. #endif
  256. #ifndef CONFIG_MII
  257. #define CONFIG_MII 1 /* MII PHY management */
  258. #endif
  259. #define CONFIG_TSEC1 1
  260. #define CONFIG_TSEC1_NAME "TSEC0"
  261. #define CONFIG_TSEC2 1
  262. #define CONFIG_TSEC2_NAME "TSEC1"
  263. #define TSEC1_PHY_ADDR 0
  264. #define TSEC2_PHY_ADDR 1
  265. #define TSEC1_PHYIDX 0
  266. #define TSEC2_PHYIDX 0
  267. #define TSEC1_FLAGS TSEC_GIGABIT
  268. #define TSEC2_FLAGS TSEC_GIGABIT
  269. /* Options are: TSEC[0-1] */
  270. #define CONFIG_ETHPRIME "TSEC0"
  271. #endif /* CONFIG_TSEC_ENET */
  272. #ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
  273. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  274. #define CONFIG_ETHER_INDEX 2 /* which channel for ether */
  275. #if (CONFIG_ETHER_INDEX == 2)
  276. /*
  277. * - Rx-CLK is CLK13
  278. * - Tx-CLK is CLK14
  279. * - Select bus for bd/buffers
  280. * - Full duplex
  281. */
  282. #define CONFIG_SYS_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  283. #define CONFIG_SYS_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  284. #define CONFIG_SYS_CPMFCR_RAMTYPE 0
  285. #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
  286. #define FETH2_RST 0x01
  287. #elif (CONFIG_ETHER_INDEX == 3)
  288. /* need more definitions here for FE3 */
  289. #define FETH3_RST 0x80
  290. #endif /* CONFIG_ETHER_INDEX */
  291. #ifndef CONFIG_MII
  292. #define CONFIG_MII 1 /* MII PHY management */
  293. #endif
  294. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  295. /*
  296. * GPIO pins used for bit-banged MII communications
  297. */
  298. #define MDIO_PORT 2 /* Port C */
  299. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  300. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  301. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  302. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  303. else iop->pdat &= ~0x00400000
  304. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  305. else iop->pdat &= ~0x00200000
  306. #define MIIDELAY udelay(1)
  307. #endif
  308. /*
  309. * Environment
  310. */
  311. #ifndef CONFIG_SYS_RAMBOOT
  312. #define CONFIG_ENV_IS_IN_FLASH 1
  313. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  314. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  315. #define CONFIG_ENV_SIZE 0x2000
  316. #else
  317. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  318. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  319. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  320. #define CONFIG_ENV_SIZE 0x2000
  321. #endif
  322. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  323. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  324. /*
  325. * BOOTP options
  326. */
  327. #define CONFIG_BOOTP_BOOTFILESIZE
  328. #define CONFIG_BOOTP_BOOTPATH
  329. #define CONFIG_BOOTP_GATEWAY
  330. #define CONFIG_BOOTP_HOSTNAME
  331. /*
  332. * Command line configuration.
  333. */
  334. #include <config_cmd_default.h>
  335. #define CONFIG_CMD_PING
  336. #define CONFIG_CMD_I2C
  337. #define CONFIG_CMD_ELF
  338. #define CONFIG_CMD_IRQ
  339. #define CONFIG_CMD_SETEXPR
  340. #if defined(CONFIG_PCI)
  341. #define CONFIG_CMD_PCI
  342. #endif
  343. #if defined(CONFIG_ETHER_ON_FCC)
  344. #define CONFIG_CMD_MII
  345. #endif
  346. #if defined(CONFIG_SYS_RAMBOOT)
  347. #undef CONFIG_CMD_SAVEENV
  348. #undef CONFIG_CMD_LOADS
  349. #endif
  350. #undef CONFIG_WATCHDOG /* watchdog disabled */
  351. /*
  352. * Miscellaneous configurable options
  353. */
  354. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  355. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  356. #define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
  357. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  358. #if defined(CONFIG_CMD_KGDB)
  359. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  360. #else
  361. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  362. #endif
  363. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  364. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  365. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  366. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  367. /*
  368. * For booting Linux, the board info and command line data
  369. * have to be in the first 8 MB of memory, since this is
  370. * the maximum mapped by the Linux kernel during initialization.
  371. */
  372. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  373. /*
  374. * Internal Definitions
  375. *
  376. * Boot Flags
  377. */
  378. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  379. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  380. #if defined(CONFIG_CMD_KGDB)
  381. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  382. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  383. #endif
  384. /*
  385. * Environment Configuration
  386. */
  387. /* The mac addresses for all ethernet interface */
  388. #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
  389. #define CONFIG_HAS_ETH0
  390. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  391. #define CONFIG_HAS_ETH1
  392. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  393. #define CONFIG_HAS_ETH2
  394. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  395. #define CONFIG_HAS_ETH3
  396. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  397. #endif
  398. #define CONFIG_IPADDR 192.168.1.253
  399. #define CONFIG_HOSTNAME unknown
  400. #define CONFIG_ROOTPATH /nfsroot
  401. #define CONFIG_BOOTFILE your.uImage
  402. #define CONFIG_SERVERIP 192.168.1.1
  403. #define CONFIG_GATEWAYIP 192.168.1.1
  404. #define CONFIG_NETMASK 255.255.255.0
  405. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  406. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  407. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  408. #define CONFIG_BAUDRATE 115200
  409. #define CONFIG_EXTRA_ENV_SETTINGS \
  410. "netdev=eth0\0" \
  411. "consoledev=ttyCPM\0" \
  412. "ramdiskaddr=1000000\0" \
  413. "ramdiskfile=your.ramdisk.u-boot\0" \
  414. "fdtaddr=400000\0" \
  415. "fdtfile=mpc8560ads.dtb\0"
  416. #define CONFIG_NFSBOOTCOMMAND \
  417. "setenv bootargs root=/dev/nfs rw " \
  418. "nfsroot=$serverip:$rootpath " \
  419. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  420. "console=$consoledev,$baudrate $othbootargs;" \
  421. "tftp $loadaddr $bootfile;" \
  422. "tftp $fdtaddr $fdtfile;" \
  423. "bootm $loadaddr - $fdtaddr"
  424. #define CONFIG_RAMBOOTCOMMAND \
  425. "setenv bootargs root=/dev/ram rw " \
  426. "console=$consoledev,$baudrate $othbootargs;" \
  427. "tftp $ramdiskaddr $ramdiskfile;" \
  428. "tftp $loadaddr $bootfile;" \
  429. "tftp $fdtaddr $fdtfile;" \
  430. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  431. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  432. #endif /* __CONFIG_H */