M53017EVB.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Configuation settings for the Freescale MCF53017EVB.
  3. *
  4. * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M53017EVB_H
  29. #define _M53017EVB_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5301x /* define processor family */
  35. #define CONFIG_M53015 /* define processor type */
  36. #define CONFIG_MCFUART
  37. #define CONFIG_SYS_UART_PORT (0)
  38. #define CONFIG_BAUDRATE 115200
  39. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  40. #undef CONFIG_WATCHDOG
  41. #define CONFIG_WATCHDOG_TIMEOUT 5000
  42. /* Command line configuration */
  43. #include <config_cmd_default.h>
  44. #define CONFIG_CMD_CACHE
  45. #define CONFIG_CMD_DATE
  46. #define CONFIG_CMD_ELF
  47. #define CONFIG_CMD_FLASH
  48. #undef CONFIG_CMD_I2C
  49. #define CONFIG_CMD_MEMORY
  50. #define CONFIG_CMD_MISC
  51. #define CONFIG_CMD_MII
  52. #define CONFIG_CMD_NET
  53. #define CONFIG_CMD_PING
  54. #define CONFIG_CMD_REGINFO
  55. #define CONFIG_SYS_UNIFY_CACHE
  56. #define CONFIG_MCFFEC
  57. #ifdef CONFIG_MCFFEC
  58. # define CONFIG_NET_MULTI 1
  59. # define CONFIG_MII 1
  60. # define CONFIG_MII_INIT 1
  61. # define CONFIG_SYS_DISCOVER_PHY
  62. # define CONFIG_SYS_RX_ETH_BUFFER 8
  63. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  64. # define CONFIG_HAS_ETH1
  65. # define CONFIG_SYS_FEC0_PINMUX 0
  66. # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  67. # define CONFIG_SYS_FEC1_PINMUX 0
  68. # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC1_IOBASE
  69. # define MCFFEC_TOUT_LOOP 50000
  70. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  71. # ifndef CONFIG_SYS_DISCOVER_PHY
  72. # define FECDUPLEX FULL
  73. # define FECSPEED _100BASET
  74. # else
  75. # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  76. # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  77. # endif
  78. # endif /* CONFIG_SYS_DISCOVER_PHY */
  79. #endif
  80. #define CONFIG_MCFRTC
  81. #undef RTC_DEBUG
  82. #define CONFIG_SYS_RTC_CNT (0x8000)
  83. #define CONFIG_SYS_RTC_SETUP (RTC_OCEN_OSCBYP | RTC_OCEN_CLKEN)
  84. /* Timer */
  85. #define CONFIG_MCFTMR
  86. #undef CONFIG_MCFPIT
  87. /* I2C */
  88. #define CONFIG_FSL_I2C
  89. #define CONFIG_HARD_I2C /* I2C with hw support */
  90. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  91. #define CONFIG_SYS_I2C_SPEED 80000
  92. #define CONFIG_SYS_I2C_SLAVE 0x7F
  93. #define CONFIG_SYS_I2C_OFFSET 0x58000
  94. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  95. #define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
  96. #define CONFIG_UDP_CHECKSUM
  97. #ifdef CONFIG_MCFFEC
  98. # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  99. # define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  100. # define CONFIG_IPADDR 192.162.1.2
  101. # define CONFIG_NETMASK 255.255.255.0
  102. # define CONFIG_SERVERIP 192.162.1.1
  103. # define CONFIG_GATEWAYIP 192.162.1.1
  104. # define CONFIG_OVERWRITE_ETHADDR_ONCE
  105. #endif /* FEC_ENET */
  106. #define CONFIG_HOSTNAME M53017
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. "netdev=eth0\0" \
  109. "loadaddr=40010000\0" \
  110. "u-boot=u-boot.bin\0" \
  111. "load=tftp ${loadaddr) ${u-boot}\0" \
  112. "upd=run load; run prog\0" \
  113. "prog=prot off 0 3ffff;" \
  114. "era 0 3ffff;" \
  115. "cp.b ${loadaddr} 0 ${filesize};" \
  116. "save\0" \
  117. ""
  118. #define CONFIG_PRAM 512 /* 512 KB */
  119. #define CONFIG_SYS_PROMPT "-> "
  120. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  121. #ifdef CONFIG_CMD_KGDB
  122. # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  123. #else
  124. # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  125. #endif
  126. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  127. #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */
  128. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */
  129. #define CONFIG_SYS_LOAD_ADDR 0x40010000
  130. #define CONFIG_SYS_HZ 1000
  131. #define CONFIG_SYS_CLK 80000000
  132. #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
  133. #define CONFIG_SYS_MBAR 0xFC000000
  134. /*
  135. * Low Level Configuration Settings
  136. * (address mappings, register initial values, etc.)
  137. * You should know what you are doing if you make changes here.
  138. */
  139. /*
  140. * Definitions for initial stack pointer and data area (in DPRAM)
  141. */
  142. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  143. #define CONFIG_SYS_INIT_RAM_END 0x20000 /* End of used area in internal SRAM */
  144. #define CONFIG_SYS_INIT_RAM_CTRL 0x21
  145. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  146. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 0x10)
  147. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  148. /*
  149. * Start addresses for the final memory configuration
  150. * (Set up by the startup code)
  151. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  152. */
  153. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  154. #define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
  155. #define CONFIG_SYS_SDRAM_CFG1 0x43711630
  156. #define CONFIG_SYS_SDRAM_CFG2 0x56670000
  157. #define CONFIG_SYS_SDRAM_CTRL 0xE1002000
  158. #define CONFIG_SYS_SDRAM_EMOD 0x80010000
  159. #define CONFIG_SYS_SDRAM_MODE 0x00CD0000
  160. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
  161. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  162. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  163. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  164. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  165. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  166. /*
  167. * For booting Linux, the board info and command line data
  168. * have to be in the first 8 MB of memory, since this is
  169. * the maximum mapped by the Linux kernel during initialization ??
  170. */
  171. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  172. #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
  173. /*-----------------------------------------------------------------------
  174. * FLASH organization
  175. */
  176. #define CONFIG_SYS_FLASH_CFI
  177. #ifdef CONFIG_SYS_FLASH_CFI
  178. # define CONFIG_FLASH_CFI_DRIVER 1
  179. # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
  180. # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  181. # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  182. # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
  183. # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  184. #endif
  185. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  186. /* Configuration for environment
  187. * Environment is embedded in u-boot in the second sector of the flash
  188. */
  189. #define CONFIG_ENV_OFFSET 0x8000
  190. #define CONFIG_ENV_SIZE 0x1000
  191. #define CONFIG_ENV_SECT_SIZE 0x8000
  192. #define CONFIG_ENV_IS_IN_FLASH 1
  193. /*-----------------------------------------------------------------------
  194. * Cache Configuration
  195. */
  196. #define CONFIG_SYS_CACHELINE_SIZE 16
  197. /*-----------------------------------------------------------------------
  198. * Chipselect bank definitions
  199. */
  200. /*
  201. * CS0 - NOR Flash
  202. * CS1 - Ext SRAM
  203. * CS2 - Available
  204. * CS3 - Available
  205. * CS4 - Available
  206. * CS5 - Available
  207. */
  208. #define CONFIG_SYS_CS0_BASE 0
  209. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  210. #define CONFIG_SYS_CS0_CTRL 0x00001FA0
  211. #define CONFIG_SYS_CS1_BASE 0xC0000000
  212. #define CONFIG_SYS_CS1_MASK 0x00070001
  213. #define CONFIG_SYS_CS1_CTRL 0x00001FA0
  214. #endif /* _M53017EVB_H */