IVMS8.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  33. #define CONFIG_IVMS8 1 /* ...on a IVMS8 board */
  34. #if defined (CONFIG_IVMS8_16M)
  35. # define CONFIG_IDENT_STRING " IVMS8"
  36. #elif defined (CONFIG_IVMS8_32M)
  37. # define CONFIG_IDENT_STRING " IVMS8_128"
  38. #elif defined (CONFIG_IVMS8_64M)
  39. # define CONFIG_IDENT_STRING " IVMS8_256"
  40. #endif
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #undef CONFIG_8xx_CONS_NONE
  44. #define CONFIG_BAUDRATE 115200
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_8xx_GCLK_FREQ 50331648
  47. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  48. #if 0
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  54. #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
  55. "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
  56. "nfsaddrs=10.0.0.99:10.0.0.2"
  57. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  58. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  59. #undef CONFIG_WATCHDOG /* watchdog disabled */
  60. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  61. /*
  62. * Command line configuration.
  63. */
  64. #include <config_cmd_default.h>
  65. #define CONFIG_CMD_IDE
  66. #define CONFIG_MAC_PARTITION
  67. #define CONFIG_DOS_PARTITION
  68. /*
  69. * BOOTP options
  70. */
  71. #define CONFIG_BOOTP_SUBNETMASK
  72. #define CONFIG_BOOTP_HOSTNAME
  73. #define CONFIG_BOOTP_BOOTPATH
  74. #define CONFIG_BOOTP_BOOTFILESIZE
  75. /*
  76. * Miscellaneous configurable options
  77. */
  78. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  79. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  80. #if defined(CONFIG_CMD_KGDB)
  81. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  82. #else
  83. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  84. #endif
  85. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  86. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  87. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  88. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  89. #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  90. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  91. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  92. #define CONFIG_SYS_PB_SDRAM_CLKE 0x00008000 /* PB 16 */
  93. #define CONFIG_SYS_PB_ETH_POWERDOWN 0x00010000 /* PB 15 */
  94. #define CONFIG_SYS_PB_IDE_MOTOR 0x00020000 /* PB 14 */
  95. #define CONFIG_SYS_PC_ETH_RESET ((ushort)0x0010) /* PC 11 */
  96. #define CONFIG_SYS_PC_IDE_RESET ((ushort)0x0020) /* PC 10 */
  97. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  98. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  99. /*
  100. * Low Level Configuration Settings
  101. * (address mappings, register initial values, etc.)
  102. * You should know what you are doing if you make changes here.
  103. */
  104. /*-----------------------------------------------------------------------
  105. * Internal Memory Mapped Register
  106. */
  107. #define CONFIG_SYS_IMMR 0xFFF00000 /* was: 0xFF000000 */
  108. /*-----------------------------------------------------------------------
  109. * Definitions for initial stack pointer and data area (in DPRAM)
  110. */
  111. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  112. #if defined (CONFIG_IVMS8_16M)
  113. # define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  114. #elif defined (CONFIG_IVMS8_32M)
  115. # define CONFIG_SYS_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  116. #elif defined (CONFIG_IVMS8_64M)
  117. # define CONFIG_SYS_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  118. #endif
  119. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  120. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  121. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  122. /*-----------------------------------------------------------------------
  123. * Start addresses for the final memory configuration
  124. * (Set up by the startup code)
  125. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  126. */
  127. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  128. #define CONFIG_SYS_FLASH_BASE 0xFF000000
  129. #ifdef DEBUG
  130. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  131. #else
  132. #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  133. #endif
  134. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  135. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  136. /*
  137. * For booting Linux, the board info and command line data
  138. * have to be in the first 8 MB of memory, since this is
  139. * the maximum mapped by the Linux kernel during initialization.
  140. */
  141. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  142. /*-----------------------------------------------------------------------
  143. * FLASH organization
  144. */
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  147. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  148. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  149. #define CONFIG_ENV_IS_IN_FLASH 1
  150. #define CONFIG_ENV_OFFSET 0x7A000 /* Offset of Environment Sector */
  151. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  152. /*-----------------------------------------------------------------------
  153. * Cache Configuration
  154. */
  155. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  156. #if defined(CONFIG_CMD_KGDB)
  157. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  158. #endif
  159. /*-----------------------------------------------------------------------
  160. * SYPCR - System Protection Control 11-9
  161. * SYPCR can only be written once after reset!
  162. *-----------------------------------------------------------------------
  163. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  164. */
  165. #if defined(CONFIG_WATCHDOG)
  166. # if defined (CONFIG_IVMS8_16M)
  167. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  168. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  169. # elif defined (CONFIG_IVMS8_32M)
  170. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  171. SYPCR_SWE | SYPCR_SWP)
  172. # elif defined (CONFIG_IVMS8_64M)
  173. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  174. SYPCR_SWE | SYPCR_SWP)
  175. # endif
  176. #else
  177. # define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  178. #endif
  179. /*-----------------------------------------------------------------------
  180. * SIUMCR - SIU Module Configuration 11-6
  181. *-----------------------------------------------------------------------
  182. * PCMCIA config., multi-function pin tri-state
  183. */
  184. /* EARB, DBGC and DBPC are initialised by the HCW */
  185. /* => 0x000000C0 */
  186. #define CONFIG_SYS_SIUMCR (SIUMCR_BSC | SIUMCR_GB5E)
  187. /*-----------------------------------------------------------------------
  188. * TBSCR - Time Base Status and Control 11-26
  189. *-----------------------------------------------------------------------
  190. * Clear Reference Interrupt Status, Timebase freezing enabled
  191. */
  192. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  193. /*-----------------------------------------------------------------------
  194. * PISCR - Periodic Interrupt Status and Control 11-31
  195. *-----------------------------------------------------------------------
  196. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  197. */
  198. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  199. /*-----------------------------------------------------------------------
  200. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  201. *-----------------------------------------------------------------------
  202. * Reset PLL lock status sticky bit, timer expired status bit and timer
  203. * interrupt status bit, set PLL multiplication factor !
  204. */
  205. /* 0x00B0C0C0 */
  206. #define CONFIG_SYS_PLPRCR \
  207. ( (11 << PLPRCR_MF_SHIFT) | \
  208. PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
  209. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  210. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  211. )
  212. /*-----------------------------------------------------------------------
  213. * SCCR - System Clock and reset Control Register 15-27
  214. *-----------------------------------------------------------------------
  215. * Set clock output, timebase and RTC source and divider,
  216. * power management and some other internal clocks
  217. */
  218. #define SCCR_MASK SCCR_EBDF11
  219. /* 0x01800014 */
  220. #define CONFIG_SYS_SCCR (SCCR_COM01 | /*SCCR_TBS|*/ \
  221. SCCR_RTDIV | SCCR_RTSEL | \
  222. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  223. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  224. SCCR_DFBRG00 | SCCR_DFNL000 | \
  225. SCCR_DFNH000 | SCCR_DFLCD101 | \
  226. SCCR_DFALCD00)
  227. /*-----------------------------------------------------------------------
  228. * RTCSC - Real-Time Clock Status and Control Register 11-27
  229. *-----------------------------------------------------------------------
  230. */
  231. /* 0x00C3 */
  232. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  233. /*-----------------------------------------------------------------------
  234. * RCCR - RISC Controller Configuration Register 19-4
  235. *-----------------------------------------------------------------------
  236. */
  237. /* TIMEP=2 */
  238. #define CONFIG_SYS_RCCR 0x0200
  239. /*-----------------------------------------------------------------------
  240. * RMDS - RISC Microcode Development Support Control Register
  241. *-----------------------------------------------------------------------
  242. */
  243. #define CONFIG_SYS_RMDS 0
  244. /*-----------------------------------------------------------------------
  245. *
  246. * Interrupt Levels
  247. *-----------------------------------------------------------------------
  248. */
  249. #define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  250. /*-----------------------------------------------------------------------
  251. * PCMCIA stuff
  252. *-----------------------------------------------------------------------
  253. *
  254. */
  255. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  256. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  257. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  258. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  259. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  260. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  261. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  262. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  263. /*-----------------------------------------------------------------------
  264. * IDE/ATA stuff
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
  268. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  269. #define CONFIG_SYS_IDE_MAXBUS 1 /* The IVMS8 has only 1 IDE bus */
  270. #define CONFIG_SYS_IDE_MAXDEVICE 1 /* ... and only 1 IDE device */
  271. #define CONFIG_SYS_ATA_BASE_ADDR 0xFE100000
  272. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  273. #undef CONFIG_SYS_ATA_IDE1_OFFSET /* only one IDE bus available */
  274. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  275. #define CONFIG_SYS_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
  276. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
  277. /*-----------------------------------------------------------------------
  278. *
  279. *-----------------------------------------------------------------------
  280. *
  281. */
  282. #define CONFIG_SYS_DER 0
  283. /*
  284. * Init Memory Controller:
  285. *
  286. * BR0 and OR0 (FLASH)
  287. */
  288. #define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
  289. /* used to re-map FLASH both when starting from SRAM or FLASH:
  290. * restrict access enough to keep SRAM working (if any)
  291. * but not too much to meddle with FLASH accesses
  292. */
  293. /* EPROMs are 512kb */
  294. #define CONFIG_SYS_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
  295. #define CONFIG_SYS_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  296. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  297. #define CONFIG_SYS_OR_TIMING_FLASH (/* OR_CSNT_SAM | */ OR_ACS_DIV4 | OR_BI | \
  298. OR_SCY_5_CLK | OR_EHTR)
  299. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  300. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  301. /* 16 bit, bank valid */
  302. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  303. /*
  304. * BR1/OR1 - ELIC SACCO bank @ 0xFE000000
  305. *
  306. * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
  307. */
  308. #define ELIC_SACCO_BASE 0xFE000000
  309. #define ELIC_SACCO_OR_AM 0xFFFF8000
  310. #define ELIC_SACCO_TIMING 0x00000F26
  311. #define CONFIG_SYS_OR1 (ELIC_SACCO_OR_AM | ELIC_SACCO_TIMING)
  312. #define CONFIG_SYS_BR1 ((ELIC_SACCO_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  313. /*
  314. * BR2/OR2 - ELIC EPIC bank @ 0xFE008000
  315. *
  316. * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
  317. */
  318. #define ELIC_EPIC_BASE 0xFE008000
  319. #define ELIC_EPIC_OR_AM 0xFFFF8000
  320. #define ELIC_EPIC_TIMING 0x00000F26
  321. #define CONFIG_SYS_OR2 (ELIC_EPIC_OR_AM | ELIC_EPIC_TIMING)
  322. #define CONFIG_SYS_BR2 ((ELIC_EPIC_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  323. /*
  324. * BR3/OR3: SDRAM
  325. *
  326. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  327. */
  328. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  329. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  330. #define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
  331. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  332. #define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  333. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
  334. /*
  335. * BR4/OR4: not used
  336. */
  337. /*
  338. * BR5/OR5: SHARC ADSP-2165L
  339. *
  340. * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
  341. */
  342. #define SHARC_BASE 0xFE400000
  343. #define SHARC_OR_AM 0xFFC00000
  344. #define SHARC_TIMING 0x00000700
  345. #define CONFIG_SYS_OR5 (SHARC_OR_AM | SHARC_TIMING )
  346. #define CONFIG_SYS_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
  347. /*
  348. * Memory Periodic Timer Prescaler
  349. */
  350. /* periodic timer for refresh */
  351. #define CONFIG_SYS_MBMR_PTB 204
  352. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  353. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  354. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  355. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  356. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  357. #if defined (CONFIG_IVMS8_16M)
  358. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  359. #elif defined (CONFIG_IVMS8_32M)
  360. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  361. #elif defined (CONFIG_IVMS8_64M)
  362. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV8 /* setting for 1 bank */
  363. #endif
  364. /*
  365. * MBMR settings for SDRAM
  366. */
  367. #if defined (CONFIG_IVMS8_16M)
  368. /* 8 column SDRAM */
  369. # define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
  370. MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
  371. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  372. #elif defined (CONFIG_IVMS8_32M)
  373. /* 128 MBit SDRAM */
  374. #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
  375. MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
  376. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  377. #elif defined (CONFIG_IVMS8_64M)
  378. /* 128 MBit SDRAM */
  379. #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MBMR_PTB_SHIFT) | \
  380. MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
  381. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  382. #endif
  383. /*
  384. * Internal Definitions
  385. *
  386. * Boot Flags
  387. */
  388. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  389. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  390. #endif /* __CONFIG_H */