IP860.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  33. #define CONFIG_IP860 1 /* ...on a IP860 board */
  34. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #define CONFIG_BAUDRATE 9600
  37. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  38. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" \
  39. "\0load=tftp \"/tftpboot/u-boot.bin\"\0update=protect off 1:0;era 1:0;cp.b 100000 10000000 ${filesize}\0"
  40. #undef CONFIG_BOOTARGS
  41. #define CONFIG_BOOTCOMMAND \
  42. "bootp; " \
  43. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  44. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  45. "bootm"
  46. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  47. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  48. #undef CONFIG_WATCHDOG /* watchdog disabled */
  49. /* enable I2C and select the hardware/software driver */
  50. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  51. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  52. /*
  53. * Software (bit-bang) I2C driver configuration
  54. */
  55. #define PB_SCL 0x00000020 /* PB 26 */
  56. #define PB_SDA 0x00000010 /* PB 27 */
  57. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  58. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  59. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  60. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  61. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  62. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  63. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  64. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  65. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  66. # define CONFIG_SYS_I2C_SPEED 50000
  67. # define CONFIG_SYS_I2C_SLAVE 0xFE
  68. # define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
  69. # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
  70. /* mask of address bits that overflow into the "EEPROM chip address" */
  71. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  72. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
  73. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  74. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  75. /*
  76. * Command line configuration.
  77. */
  78. #include <config_cmd_default.h>
  79. #define CONFIG_CMD_BEDBUG
  80. #define CONFIG_CMD_I2C
  81. #define CONFIG_CMD_EEPROM
  82. #define CONFIG_CMD_NFS
  83. #define CONFIG_CMD_SNTP
  84. /*
  85. * BOOTP options
  86. */
  87. #define CONFIG_BOOTP_SUBNETMASK
  88. #define CONFIG_BOOTP_GATEWAY
  89. #define CONFIG_BOOTP_HOSTNAME
  90. #define CONFIG_BOOTP_BOOTPATH
  91. /*
  92. * Miscellaneous configurable options
  93. */
  94. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  95. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  96. #if defined(CONFIG_CMD_KGDB)
  97. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  98. #else
  99. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  100. #endif
  101. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  102. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  103. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  104. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  105. #define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  106. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  107. #define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  108. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  109. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  110. /*
  111. * Low Level Configuration Settings
  112. * (address mappings, register initial values, etc.)
  113. * You should know what you are doing if you make changes here.
  114. */
  115. /*-----------------------------------------------------------------------
  116. * Internal Memory Mapped Register
  117. */
  118. #define CONFIG_SYS_IMMR 0xF1000000 /* Non-standard value!! */
  119. /*-----------------------------------------------------------------------
  120. * Definitions for initial stack pointer and data area (in DPRAM)
  121. */
  122. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  123. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  124. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  125. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  126. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  127. /*-----------------------------------------------------------------------
  128. * Start addresses for the final memory configuration
  129. * (Set up by the startup code)
  130. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  131. */
  132. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  133. #define CONFIG_SYS_FLASH_BASE 0x10000000
  134. #ifdef DEBUG
  135. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  136. #else
  137. #if 0 /* need more space for I2C tests */
  138. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  139. #else
  140. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  141. #endif
  142. #endif
  143. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  144. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  145. /*
  146. * For booting Linux, the board info and command line data
  147. * have to be in the first 8 MB of memory, since this is
  148. * the maximum mapped by the Linux kernel during initialization.
  149. */
  150. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  151. /*-----------------------------------------------------------------------
  152. * FLASH organization
  153. */
  154. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  155. #define CONFIG_SYS_MAX_FLASH_SECT 124 /* max number of sectors on one chip */
  156. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  157. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  158. #undef CONFIG_ENV_IS_IN_FLASH
  159. #undef CONFIG_ENV_IS_IN_NVRAM
  160. #undef CONFIG_ENV_IS_IN_NVRAM
  161. #undef DEBUG_I2C
  162. #define CONFIG_ENV_IS_IN_EEPROM
  163. #ifdef CONFIG_ENV_IS_IN_NVRAM
  164. #define CONFIG_ENV_ADDR 0x20000000 /* use SRAM */
  165. #define CONFIG_ENV_SIZE (16<<10) /* use 16 kB */
  166. #endif /* CONFIG_ENV_IS_IN_NVRAM */
  167. #ifdef CONFIG_ENV_IS_IN_EEPROM
  168. #define CONFIG_ENV_OFFSET 512 /* Leave 512 bytes free for other data */
  169. #define CONFIG_ENV_SIZE 1536 /* Use remaining space */
  170. #endif /* CONFIG_ENV_IS_IN_EEPROM */
  171. /*-----------------------------------------------------------------------
  172. * Cache Configuration
  173. */
  174. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  175. #if defined(CONFIG_CMD_KGDB)
  176. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  177. #endif
  178. #define CONFIG_SYS_DELAYED_ICACHE 1 /* enable ICache not before
  179. * running in RAM.
  180. */
  181. /*-----------------------------------------------------------------------
  182. * SYPCR - System Protection Control 11-9
  183. * SYPCR can only be written once after reset!
  184. *-----------------------------------------------------------------------
  185. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  186. * +0x0004
  187. */
  188. #if defined(CONFIG_WATCHDOG)
  189. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  190. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  191. #else
  192. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  193. #endif
  194. /*-----------------------------------------------------------------------
  195. * SIUMCR - SIU Module Configuration 11-6
  196. *-----------------------------------------------------------------------
  197. * +0x0000 => 0x80600800
  198. */
  199. #define CONFIG_SYS_SIUMCR (SIUMCR_EARB | SIUMCR_EARP0 | \
  200. SIUMCR_DBGC11 | SIUMCR_MLRC10)
  201. /*-----------------------------------------------------------------------
  202. * Clock Setting - get clock frequency from Board Revision Register
  203. *-----------------------------------------------------------------------
  204. */
  205. #ifndef __ASSEMBLY__
  206. extern unsigned long ip860_get_clk_freq (void);
  207. #endif
  208. #define CONFIG_8xx_GCLK_FREQ ip860_get_clk_freq()
  209. /*-----------------------------------------------------------------------
  210. * TBSCR - Time Base Status and Control 11-26
  211. *-----------------------------------------------------------------------
  212. * Clear Reference Interrupt Status, Timebase freezing enabled
  213. * +0x0200 => 0x00C2
  214. */
  215. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  216. /*-----------------------------------------------------------------------
  217. * PISCR - Periodic Interrupt Status and Control 11-31
  218. *-----------------------------------------------------------------------
  219. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  220. * +0x0240 => 0x0082
  221. */
  222. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  223. /*-----------------------------------------------------------------------
  224. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  225. *-----------------------------------------------------------------------
  226. * Reset PLL lock status sticky bit, timer expired status bit and timer
  227. * interrupt status bit, set PLL multiplication factor !
  228. */
  229. /* +0x0286 => was: 0x0000D000 */
  230. #define CONFIG_SYS_PLPRCR \
  231. ( PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
  232. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  233. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  234. )
  235. /*-----------------------------------------------------------------------
  236. * SCCR - System Clock and reset Control Register 15-27
  237. *-----------------------------------------------------------------------
  238. * Set clock output, timebase and RTC source and divider,
  239. * power management and some other internal clocks
  240. */
  241. #define SCCR_MASK SCCR_EBDF11
  242. #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS | \
  243. SCCR_RTDIV | SCCR_RTSEL | \
  244. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  245. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  246. SCCR_DFBRG00 | SCCR_DFNL000 | \
  247. SCCR_DFNH000)
  248. /*-----------------------------------------------------------------------
  249. * RTCSC - Real-Time Clock Status and Control Register 11-27
  250. *-----------------------------------------------------------------------
  251. */
  252. /* +0x0220 => 0x00C3 */
  253. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  254. /*-----------------------------------------------------------------------
  255. * RCCR - RISC Controller Configuration Register 19-4
  256. *-----------------------------------------------------------------------
  257. */
  258. /* +0x09C4 => TIMEP=1 */
  259. #define CONFIG_SYS_RCCR 0x0100
  260. /*-----------------------------------------------------------------------
  261. * RMDS - RISC Microcode Development Support Control Register
  262. *-----------------------------------------------------------------------
  263. */
  264. #define CONFIG_SYS_RMDS 0
  265. /*-----------------------------------------------------------------------
  266. * DER - Debug Event Register
  267. *-----------------------------------------------------------------------
  268. *
  269. */
  270. #define CONFIG_SYS_DER 0
  271. /*
  272. * Init Memory Controller:
  273. */
  274. /*
  275. * MAMR settings for SDRAM - 16-14
  276. * => 0xC3804114
  277. */
  278. /* periodic timer for refresh */
  279. #define CONFIG_SYS_MAMR_PTA 0xC3
  280. #define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  281. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  282. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  283. /*
  284. * BR1 and OR1 (FLASH)
  285. */
  286. #define FLASH_BASE 0x10000000 /* FLASH bank #0 */
  287. /* used to re-map FLASH
  288. * restrict access enough to keep SRAM working (if any)
  289. * but not too much to meddle with FLASH accesses
  290. */
  291. /* allow for max 8 MB of Flash */
  292. #define CONFIG_SYS_REMAP_OR_AM 0xFF800000 /* OR addr mask */
  293. #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  294. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_6_CLK)
  295. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  296. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  297. /* 16 bit, bank valid */
  298. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
  299. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  300. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_BR0_PRELIM
  301. /*
  302. * BR2/OR2 - SDRAM
  303. */
  304. #define SDRAM_BASE 0x00000000 /* SDRAM bank */
  305. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  306. #define SDRAM_TIMING 0x00000A00 /* SDRAM-Timing */
  307. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  308. #define CONFIG_SYS_OR2 (SDRAM_PRELIM_OR_AM | SDRAM_TIMING )
  309. #define CONFIG_SYS_BR2 ((SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  310. /*
  311. * BR3/OR3 - SRAM (16 bit)
  312. */
  313. #define SRAM_BASE 0x20000000
  314. #define CONFIG_SYS_OR3 0xFFF00130 /* BI/SCY = 5/TRLX (internal) */
  315. #define CONFIG_SYS_BR3 ((SRAM_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  316. #define SRAM_SIZE (1 + (~(CONFIG_SYS_OR3 & BR_BA_MSK)))
  317. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR3 /* Make sure to map early */
  318. #define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_BR3 /* in case it's used for ENV */
  319. /*
  320. * BR4/OR4 - Board Control & Status (8 bit)
  321. */
  322. #define BCSR_BASE 0xFC000000
  323. #define CONFIG_SYS_OR4 0xFFFF0120 /* BI (internal) */
  324. #define CONFIG_SYS_BR4 ((BCSR_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  325. /*
  326. * BR5/OR5 - IP Slot A/B (16 bit)
  327. */
  328. #define IP_SLOT_BASE 0x40000000
  329. #define CONFIG_SYS_OR5 0xFE00010C /* SETA/TRLX/BI/ SCY=0 (external) */
  330. #define CONFIG_SYS_BR5 ((IP_SLOT_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  331. /*
  332. * BR6/OR6 - VME STD (16 bit)
  333. */
  334. #define VME_STD_BASE 0xFE000000
  335. #define CONFIG_SYS_OR6 0xFF00010C /* SETA/TRLX/BI/SCY=0 (external) */
  336. #define CONFIG_SYS_BR6 ((VME_STD_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  337. /*
  338. * BR7/OR7 - SHORT I/O + RTC + IACK (16 bit)
  339. */
  340. #define VME_SHORT_BASE 0xFF000000
  341. #define CONFIG_SYS_OR7 0xFF00010C /* SETA/TRLX/BI/ SCY=0 (external) */
  342. #define CONFIG_SYS_BR7 ((VME_SHORT_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)
  343. /*-----------------------------------------------------------------------
  344. * Board Control and Status Region:
  345. *-----------------------------------------------------------------------
  346. */
  347. #ifndef __ASSEMBLY__
  348. typedef struct ip860_bcsr_s {
  349. unsigned char shmem_addr; /* +00 shared memory address register */
  350. unsigned char reserved0;
  351. unsigned char mbox_addr; /* +02 mailbox address register */
  352. unsigned char reserved1;
  353. unsigned char vme_int_mask; /* +04 VME Bus interrupt mask register */
  354. unsigned char reserved2;
  355. unsigned char vme_int_pend; /* +06 VME interrupt pending register */
  356. unsigned char reserved3;
  357. unsigned char bd_int_mask; /* +08 board interrupt mask register */
  358. unsigned char reserved4;
  359. unsigned char bd_int_pend; /* +0A board interrupt pending register */
  360. unsigned char reserved5;
  361. unsigned char bd_ctrl; /* +0C board control register */
  362. unsigned char reserved6;
  363. unsigned char bd_status; /* +0E board status register */
  364. unsigned char reserved7;
  365. unsigned char vme_irq; /* +10 VME interrupt request register */
  366. unsigned char reserved8;
  367. unsigned char vme_ivec; /* +12 VME interrupt vector register */
  368. unsigned char reserved9;
  369. unsigned char cli_mbox; /* +14 clear mailbox irq */
  370. unsigned char reservedA;
  371. unsigned char rtc; /* +16 RTC control register */
  372. unsigned char reservedB;
  373. unsigned char mbox_data; /* +18 mailbox read/write register */
  374. unsigned char reservedC;
  375. unsigned char wd_trigger; /* +1A Watchdog trigger register */
  376. unsigned char reservedD;
  377. unsigned char rmw_req; /* +1C RMW request register */
  378. unsigned char reservedE;
  379. unsigned char bd_rev; /* +1E Board Revision register */
  380. } ip860_bcsr_t;
  381. #endif /* __ASSEMBLY__ */
  382. /*-----------------------------------------------------------------------
  383. * Board Control Register: bd_ctrl (Offset 0x0C)
  384. *-----------------------------------------------------------------------
  385. */
  386. #define BD_CTRL_IPLSE 0x80 /* IP Slot Long Select Enable */
  387. #define BD_CTRL_WDOGE 0x40 /* Watchdog Enable */
  388. #define BD_CTRL_FLWE 0x20 /* Flash Write Enable */
  389. #define BD_CTRL_RWDN 0x10 /* VMEBus Requester Release When Done Enable */
  390. /*-----------------------------------------------------------------------
  391. *
  392. *-----------------------------------------------------------------------
  393. *
  394. */
  395. /*
  396. * Internal Definitions
  397. *
  398. * Boot Flags
  399. */
  400. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  401. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  402. #endif /* __CONFIG_H */