IAD210.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * (C) Copyright 2001, 2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include <mpc8xx_irq.h>
  29. # ifdef DEBUG
  30. # warning DEBUG Defined
  31. # endif /* DEBUG */
  32. /*
  33. * High Level Configuration Options
  34. * (easy to change)
  35. */
  36. #define CONFIG_MPC860 1
  37. #define CONFIG_IAD210 1 /* ...on a IAD210 module */
  38. #define CONFIG_MPC860T 1
  39. #define CONFIG_MPC862 1
  40. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  41. #undef CONFIG_8xx_CONS_SMC1
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #define CONFIG_8xx_CONS_SCC2 /* V24 on SCC2 */
  44. #undef CONFIG_8xx_CONS_NONE
  45. #define CONFIG_BAUDRATE 9600
  46. # define MPC8XX_FACT 16
  47. # define CONFIG_8xx_GCLK_FREQ (64000000L) /* define if can't use get_gclk_freq */
  48. # define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  49. #if 0
  50. # define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  51. #else
  52. # define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  53. #endif
  54. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  55. /* using this define saves us updating another source file */
  56. #define CONFIG_BOARD_EARLY_INIT_F 1
  57. #define CONFIG_MISC_INIT_R
  58. #undef CONFIG_BOOTARGS
  59. /* #define CONFIG_BOOTCOMMAND \
  60. "bootp;" \
  61. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  62. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
  63. "bootm"
  64. */
  65. #define CONFIG_BOOTCOMMAND \
  66. "setenv bootargs root=/dev/nfs" \
  67. "ip=192.168.28.129:139.10.137.138:192.168.28.1:255.255.255.0:iadlinux002::off; " \
  68. #undef CONFIG_WATCHDOG /* watchdog disabled */
  69. /* #define CONFIG_STATUS_LED 1*/ /* Status LED enabled */
  70. /*
  71. * BOOTP options
  72. */
  73. #define CONFIG_BOOTP_SUBNETMASK
  74. #define CONFIG_BOOTP_GATEWAY
  75. #define CONFIG_BOOTP_HOSTNAME
  76. #define CONFIG_BOOTP_BOOTPATH
  77. #define CONFIG_BOOTP_BOOTFILESIZE
  78. # undef CONFIG_SCC1_ENET /* disable SCC1 ethernet */
  79. # define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  80. # define CONFIG_MII 1
  81. # define CONFIG_SYS_DISCOVER_PHY 1
  82. # define CONFIG_FEC_UTOPIA 1
  83. # define CONFIG_ETHADDR 08:00:06:26:A2:6D
  84. # define CONFIG_IPADDR 192.168.28.128
  85. # define CONFIG_SERVERIP 139.10.137.138
  86. # define CONFIG_SYS_DISCOVER_PHY 1
  87. #define CONFIG_MAC_PARTITION
  88. #define CONFIG_DOS_PARTITION
  89. /* enable I2C and select the hardware/software driver */
  90. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  91. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  92. # define CONFIG_SYS_I2C_SPEED 50000
  93. # define CONFIG_SYS_I2C_SLAVE 0xDD
  94. # define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  95. /*
  96. * Software (bit-bang) I2C driver configuration
  97. */
  98. #define PB_SCL 0x00000020 /* PB 26 */
  99. #define PB_SDA 0x00000010 /* PB 27 */
  100. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  101. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  102. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  103. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  104. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  105. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  106. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  107. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  108. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  109. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  110. /*
  111. * Command line configuration.
  112. */
  113. #include <config_cmd_default.h>
  114. #define CONFIG_CMD_ASKENV
  115. #define CONFIG_CMD_DHCP
  116. #define CONFIG_CMD_DATE
  117. /*
  118. * Miscellaneous configurable options
  119. */
  120. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  121. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  122. #if defined(CONFIG_CMD_KGDB)
  123. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  124. #else
  125. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  126. #endif
  127. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  128. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  129. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  130. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  131. #define CONFIG_SYS_MEMTEST_END 0x0400000 /* 1 ... 4 MB in DRAM */
  132. #define CONFIG_SYS_LOAD_ADDR 0x00100000
  133. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  134. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  135. /*
  136. * Low Level Configuration Settings
  137. * (address mappings, register initial values, etc.)
  138. * You should know what you are doing if you make changes here.
  139. */
  140. /*-----------------------------------------------------------------------
  141. * Internal Memory Mapped Register
  142. */
  143. #define CONFIG_SYS_IMMR 0xFFF00000
  144. #define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
  145. /*-----------------------------------------------------------------------
  146. * Definitions for initial stack pointer and data area (in DPRAM)
  147. */
  148. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  149. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  150. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  151. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  152. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  153. /*-----------------------------------------------------------------------
  154. * Start addresses for the final memory configuration
  155. * (Set up by the startup code)
  156. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  157. */
  158. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  159. #define CONFIG_SYS_FLASH_BASE 0x08000000
  160. #define CONFIG_SYS_FLASH_SIZE ((uint)(4 * 1024 * 1024)) /* max 16Mbyte */
  161. #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
  162. #if defined(DEBUG)
  163. # define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  164. #else
  165. # define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  166. #endif
  167. # define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  168. # define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  169. /*
  170. * For booting Linux, the board info and command line data
  171. * have to be in the first 8 MB of memory, since this is
  172. * the maximum mapped by the Linux kernel during initialization.
  173. */
  174. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  175. /*-----------------------------------------------------------------------
  176. * FLASH organization
  177. */
  178. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  179. #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  180. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  181. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  182. #define CONFIG_ENV_IS_IN_FLASH 1
  183. #define CONFIG_ENV_OFFSET 0x8000
  184. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  185. /*-----------------------------------------------------------------------
  186. * Cache Configuration
  187. */
  188. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  189. #if defined(CONFIG_CMD_KGDB)
  190. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  191. #endif
  192. /*-----------------------------------------------------------------------
  193. * SYPCR - System Protection Control 11-9
  194. * SYPCR can only be written once after reset!
  195. *-----------------------------------------------------------------------
  196. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  197. */
  198. #if defined(CONFIG_WATCHDOG)
  199. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  200. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  201. #else
  202. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * SIUMCR - SIU Module Configuration 11-6
  206. *-----------------------------------------------------------------------
  207. * PCMCIA config., multi-function pin tri-state
  208. */
  209. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  210. /*-----------------------------------------------------------------------
  211. * TBSCR - Time Base Status and Control 11-26
  212. *-----------------------------------------------------------------------
  213. * Clear Reference Interrupt Status, Timebase freezing enabled
  214. */
  215. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  216. /*-----------------------------------------------------------------------
  217. * PISCR - Periodic Interrupt Status and Control 11-31
  218. *-----------------------------------------------------------------------
  219. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  220. */
  221. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  222. /*-----------------------------------------------------------------------
  223. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  224. *-----------------------------------------------------------------------
  225. * set the PLL, the low-power modes and the reset control (15-29)
  226. */
  227. #define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  228. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  229. /*-----------------------------------------------------------------------
  230. * SCCR - System Clock and reset Control Register 15-27
  231. *-----------------------------------------------------------------------
  232. * Set clock output, timebase and RTC source and divider,
  233. * power management and some other internal clocks
  234. */
  235. #define SCCR_MASK SCCR_EBDF11
  236. #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_COM00 | SCCR_DFSYNC00 | \
  237. SCCR_DFBRG00 | SCCR_DFNL000 | SCCR_DFNH000 | \
  238. SCCR_DFLCD000 |SCCR_DFALCD00 )
  239. /*-----------------------------------------------------------------------
  240. * RCCR - RISC Controller Configuration Register 19-4
  241. *-----------------------------------------------------------------------
  242. */
  243. /* +0x09C4 => DRQP = 10 (IDMA requests have lowest priority) */
  244. #define CONFIG_SYS_RCCR 0x0020
  245. /*-----------------------------------------------------------------------
  246. * PCMCIA stuff
  247. *-----------------------------------------------------------------------
  248. */
  249. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  250. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  251. /*-----------------------------------------------------------------------
  252. *
  253. *-----------------------------------------------------------------------
  254. *
  255. */
  256. #define CONFIG_SYS_DER 0
  257. /* Because of the way the 860 starts up and assigns CS0 the
  258. * entire address space, we have to set the memory controller
  259. * differently. Normally, you write the option register
  260. * first, and then enable the chip select by writing the
  261. * base register. For CS0, you must write the base register
  262. * first, followed by the option register.
  263. */
  264. /*
  265. * Init Memory Controller:
  266. *
  267. * BR0 and OR0 (FLASH)
  268. */
  269. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  270. /* used to re-map FLASH both when starting from SRAM or FLASH:
  271. * restrict access enough to keep SRAM working (if any)
  272. * but not too much to meddle with FLASH accesses
  273. */
  274. #define CONFIG_SYS_REMAP_OR_AM 0xF8000000 /* OR addr mask */
  275. #define CONFIG_SYS_PRELIM_OR_AM 0xF8000000 /* OR addr mask */
  276. /* FLASH timing:
  277. TRLX = 0, CSNT = 1, SCY = 3, EHTR = 1 */
  278. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | \
  279. OR_SCY_3_CLK | OR_EHTR)
  280. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  281. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  282. /*
  283. * BR2/3 and OR2/3 (SDRAM)
  284. *
  285. */
  286. #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM bank #0 */
  287. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  288. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  289. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | OR_CSNT_SAM | OR_BI | OR_ACS_DIV4)
  290. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  291. #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  292. /*
  293. * Memory Periodic Timer Prescaler
  294. */
  295. /* periodic timer for refresh */
  296. #define CONFIG_SYS_MAMR_PTA 124 /* start with divider for 64 MHz */
  297. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  298. #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV32 /* setting for 1 bank */
  299. /*
  300. * MAMR settings for SDRAM
  301. */
  302. #define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  303. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  304. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_8X)
  305. /*
  306. * Internal Definitions
  307. *
  308. * Boot Flags
  309. */
  310. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  311. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  312. #ifdef CONFIG_MPC860T
  313. /* Interrupt level assignments.
  314. */
  315. #define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
  316. #endif /* CONFIG_MPC860T */
  317. #endif /* __CONFIG_H */