GENIETV.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * The GENIETV is using the following physical memorymap (copied from
  11. * the FADS configuration):
  12. *
  13. * ff020000 -> ff02ffff : pcmcia
  14. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxROM
  15. * ff000000 -> ff00ffff : IMAP internal in the cpu
  16. * 30000000 -> 300fffff : flash connected to CS0
  17. * 00000000 -> nnnnnnnn : sdram setup by U-Boot
  18. *
  19. * CS pins are connected as follows:
  20. *
  21. * CS0 -512Kb boot flash
  22. * CS1 - SDRAM #1
  23. * CS2 - SDRAM #2
  24. * CS3 - Flash #1
  25. * CS4 - Flash #2
  26. * CS5 - Lon (if present)
  27. * CS6 - PCMCIA #1
  28. * CS7 - PCMCIA #2
  29. */
  30. /* ------------------------------------------------------------------------- */
  31. /*
  32. * board/config.h - configuration options, board specific
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. #define CONFIG_ETHADDR 08:00:22:50:70:63 /* Ethernet address */
  37. #define CONFIG_ENV_OVERWRITE 1 /* Overwrite the environment */
  38. #define CONFIG_SYS_ALLOC_DPRAM /* Use dynamic DPRAM allocation */
  39. #define CONFIG_SYS_AUTOLOAD "n" /* No autoload */
  40. /*#define CONFIG_VIDEO 1 / To enable the video initialization */
  41. /*#define CONFIG_VIDEO_ADDR 0x00200000 */
  42. /*#define CONFIG_HARD_I2C 1 / I2C with hardware support */
  43. /*#define CONFIG_PCMCIA 1 / To enable the PCMCIA initialization */
  44. /*#define CONFIG_SYS_PCMCIA_IO_ADDR 0xff020000 */
  45. /*#define CONFIG_SYS_PCMCIA_IO_SIZE 0x10000 */
  46. /*#define CONFIG_SYS_PCMCIA_MEM_ADDR 0xe0000000 */
  47. /*#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x10000 */
  48. /* Video related */
  49. /*#define CONFIG_VIDEO_LOGO 1 / Show the logo */
  50. /*#define CONFIG_VIDEO_ENCODER_AD7177 1 / Enable this encoder */
  51. /*#define CONFIG_VIDEO_ENCODER_AD7177_ADDR 0xF4 / ALSB to ground */
  52. /* Wireless 56Khz 4PPM keyboard on SMCx */
  53. /*#define CONFIG_KEYBOARD 0 */
  54. /*#define CONFIG_WL_4PPM_KEYBOARD_SMC 0 / SMC to use (0 indexed) */
  55. /*
  56. * High Level Configuration Options
  57. * (easy to change)
  58. */
  59. #include <mpc8xx_irq.h>
  60. #define CONFIG_GENIETV 1
  61. #define CONFIG_MPC823 1
  62. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  63. #undef CONFIG_8xx_CONS_SMC2
  64. #undef CONFIG_8xx_CONS_NONE
  65. #define CONFIG_BAUDRATE 9600
  66. #define MPC8XX_FACT 12 /* Multiply by 12 */
  67. #define MPC8XX_XIN 5000000 /* 4 MHz clock */
  68. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  69. #define CONFIG_SYS_PLPRCR_MF ((MPC8XX_FACT-1) << 20)
  70. #define CONFIG_8xx_GCLK_FREQ MPC8XX_HZ /* Force it - dont measure it */
  71. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  72. #if 1
  73. #define CONFIG_BOOTDELAY 1 /* autoboot after 2 seconds */
  74. #define CONFIG_LOADS_ECHO 0 /* Dont echoes received characters */
  75. #define CONFIG_BOOTARGS ""
  76. #define CONFIG_BOOTCOMMAND \
  77. "bootp; tftp; " \
  78. "setenv bootargs console=tty0 console=ttyS0 " \
  79. "root=/dev/nfs nfsroot=${serverip}:${rootpath} " \
  80. "ip=${ipaddr}:${serverip}:${gatewayip}:${subnetmask}:${hostname}:eth0:off ;" \
  81. "bootm "
  82. #else
  83. #define CONFIG_BOOTDELAY 0 /* autoboot disabled */
  84. #endif
  85. #undef CONFIG_WATCHDOG /* watchdog disabled */
  86. /*
  87. * BOOTP options
  88. */
  89. #define CONFIG_BOOTP_BOOTFILESIZE
  90. #define CONFIG_BOOTP_BOOTPATH
  91. #define CONFIG_BOOTP_GATEWAY
  92. #define CONFIG_BOOTP_HOSTNAME
  93. /*
  94. * Command line configuration.
  95. */
  96. #include <config_cmd_default.h>
  97. /*
  98. * Miscellaneous configurable options
  99. */
  100. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  101. #define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
  102. #if defined(CONFIG_CMD_KGDB)
  103. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  104. #else
  105. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  106. #endif
  107. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  108. #define CONFIG_SYS_MAXARGS 8 /* max number of command args */
  109. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  110. #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
  111. #define CONFIG_SYS_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
  112. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  113. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  114. #define CONFIG_SYS_BAUDRATE_TABLE { 4800, 9600, 19200, 38400, 57600, 115200 }
  115. /*
  116. * Low Level Configuration Settings
  117. * (address mappings, register initial values, etc.)
  118. * You should know what you are doing if you make changes here.
  119. */
  120. /*-----------------------------------------------------------------------
  121. * Internal Memory Mapped Register
  122. */
  123. #define CONFIG_SYS_IMMR 0xFF000000
  124. #define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
  125. /*-----------------------------------------------------------------------
  126. * Definitions for initial stack pointer and data area (in DPRAM)
  127. */
  128. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  129. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  130. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  131. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  132. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  133. /*-----------------------------------------------------------------------
  134. * Start addresses for the final memory configuration
  135. * (Set up by the startup code)
  136. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  137. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  138. */
  139. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  140. #define CONFIG_SYS_FLASH_BASE 0x02800000
  141. #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  142. #if 0
  143. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
  144. #else
  145. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  146. #endif
  147. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  148. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  149. /*
  150. * For booting Linux, the board info and command line data
  151. * have to be in the first 8 MB of memory, since this is
  152. * the maximum mapped by the Linux kernel during initialization.
  153. */
  154. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  155. /*-----------------------------------------------------------------------
  156. * FLASH organization
  157. */
  158. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  159. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  160. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  161. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  162. #define CONFIG_ENV_IS_IN_FLASH 1
  163. #define CONFIG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  164. #define CONFIG_ENV_SIZE 0x10000 /* Total Size of Environment Sector (64k)*/
  165. /* values according to the manual */
  166. /*-----------------------------------------------------------------------
  167. * Cache Configuration
  168. */
  169. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  170. #if defined(CONFIG_CMD_KGDB)
  171. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  172. #endif
  173. /*-----------------------------------------------------------------------
  174. * SYPCR - System Protection Control 11-9
  175. * SYPCR can only be written once after reset!
  176. *-----------------------------------------------------------------------
  177. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  178. */
  179. #if defined(CONFIG_WATCHDOG)
  180. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  181. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  182. #else
  183. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  184. #endif
  185. /*-----------------------------------------------------------------------
  186. * SIUMCR - SIU Module Configuration 11-6
  187. *-----------------------------------------------------------------------
  188. * PCMCIA config., multi-function pin tri-state
  189. *
  190. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  191. */
  192. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC10)
  193. /*-----------------------------------------------------------------------
  194. * TBSCR - Time Base Status and Control 11-26
  195. *-----------------------------------------------------------------------
  196. * Clear Reference Interrupt Status, Timebase freezing enabled
  197. */
  198. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  199. /*-----------------------------------------------------------------------
  200. * PISCR - Periodic Interrupt Status and Control 11-31
  201. *-----------------------------------------------------------------------
  202. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  203. */
  204. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  205. /*-----------------------------------------------------------------------
  206. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  207. *-----------------------------------------------------------------------
  208. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  209. * interrupt status bit - leave PLL multiplication factor unchanged !
  210. *
  211. * #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  212. */
  213. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | CONFIG_SYS_PLPRCR_MF)
  214. /*-----------------------------------------------------------------------
  215. * SCCR - System Clock and reset Control Register 15-27
  216. *-----------------------------------------------------------------------
  217. * Set clock output, timebase and RTC source and divider,
  218. * power management and some other internal clocks
  219. */
  220. #define SCCR_MASK SCCR_EBDF11
  221. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  222. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  223. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  224. SCCR_DFALCD00)
  225. /*-----------------------------------------------------------------------
  226. *
  227. *-----------------------------------------------------------------------
  228. *
  229. */
  230. #define CONFIG_SYS_DER 0
  231. /* Because of the way the 860 starts up and assigns CS0 the
  232. * entire address space, we have to set the memory controller
  233. * differently. Normally, you write the option register
  234. * first, and then enable the chip select by writing the
  235. * base register. For CS0, you must write the base register
  236. * first, followed by the option register.
  237. */
  238. /*
  239. * Init Memory Controller:
  240. *
  241. * BR0 and OR0(FLASH)
  242. */
  243. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  244. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  245. #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask (512Kb) */
  246. /* FLASH timing */
  247. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  248. OR_SCY_15_CLK | OR_TRLX )
  249. /*#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) */
  250. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 0xfff80ff4 */
  251. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V | BR_PS_8) /* 0x02800401 */
  252. /*
  253. * BR1/2 and OR1/2 (SDRAM)
  254. */
  255. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  256. #define SDRAM_MAX_SIZE 0x04000000 /* 64Mb bank */
  257. #define SDRAM_BASE1_PRELIM 0x00000000 /* First bank */
  258. #define SDRAM_BASE2_PRELIM 0x10000000 /* Second bank */
  259. /*
  260. * Memory Periodic Timer Prescaler
  261. */
  262. /* periodic timer for refresh */
  263. #define CONFIG_SYS_MBMR_PTB 0x5d /* start with divider for 100 MHz */
  264. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  265. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  266. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32
  267. /*
  268. * MBMR settings for SDRAM
  269. */
  270. /* 8 column SDRAM */
  271. #define CONFIG_SYS_MBMR_8COL ((CONFIG_SYS_MBMR_PTB << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  272. MAMR_G0CLA_A11 | MAMR_RLFA_1X | MAMR_WLFA_1X \
  273. | MAMR_TLFA_4X) /* 0x5d802114 */
  274. /*
  275. * Internal Definitions
  276. *
  277. * Boot Flags
  278. */
  279. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  280. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  281. /* values according to the manual */
  282. #define CONFIG_DRAM_50MHZ 1
  283. #define CONFIG_SDRAM_50MHZ
  284. /* We don't use the 8259.
  285. */
  286. #define NR_8259_INTS 0
  287. /*
  288. * MPC8xx CPM Options
  289. */
  290. #define CONFIG_SCC_ENET 1
  291. #define CONFIG_DISK_SPINUP_TIME 1000000
  292. /* PCMCIA configuration */
  293. #define PCMCIA_MAX_SLOTS 1
  294. #define PCMCIA_SLOT_B 1
  295. #endif /* __CONFIG_H */