FPS850L.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440
  1. /*
  2. * (C) Copyright 2000-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
  33. #define CONFIG_FPS850L 1 /* ...on a FingerPrint Sensor */
  34. #undef CONFIG_8xx_CONS_SMC1
  35. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  36. #undef CONFIG_8xx_CONS_NONE
  37. #define CONFIG_BAUDRATE 115200
  38. #define CONFIG_BOOTCOUNT_LIMIT
  39. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  40. #define CONFIG_BOARD_TYPES 1 /* support board types */
  41. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  42. #undef CONFIG_BOOTARGS
  43. #define CONFIG_EXTRA_ENV_SETTINGS \
  44. "netdev=eth0\0" \
  45. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  46. "nfsroot=${serverip}:${rootpath}\0" \
  47. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  48. "addip=setenv bootargs ${bootargs} " \
  49. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  50. ":${hostname}:${netdev}:off panic=1\0" \
  51. "flash_nfs=run nfsargs addip;" \
  52. "bootm ${kernel_addr}\0" \
  53. "flash_self=run ramargs addip;" \
  54. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  55. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  56. "rootpath=/opt/eldk/ppc_8xx\0" \
  57. "hostname=FPS850L\0" \
  58. "bootfile=FPS850L/uImage\0" \
  59. "fdt_addr=40040000\0" \
  60. "kernel_addr=40060000\0" \
  61. "ramdisk_addr=40200000\0" \
  62. "u-boot=FPS850L/u-image.bin\0" \
  63. "load=tftp 200000 ${u-boot}\0" \
  64. "update=prot off 40000000 +${filesize};" \
  65. "era 40000000 +${filesize};" \
  66. "cp.b 200000 40000000 ${filesize};" \
  67. "sete filesize;save\0" \
  68. ""
  69. #define CONFIG_BOOTCOMMAND "run flash_self"
  70. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  71. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  72. #undef CONFIG_WATCHDOG /* watchdog disabled */
  73. /*
  74. * BOOTP options
  75. */
  76. #define CONFIG_BOOTP_SUBNETMASK
  77. #define CONFIG_BOOTP_GATEWAY
  78. #define CONFIG_BOOTP_HOSTNAME
  79. #define CONFIG_BOOTP_BOOTPATH
  80. #define CONFIG_BOOTP_BOOTFILESIZE
  81. #define CONFIG_BOOTP_SUBNETMASK
  82. #define CONFIG_BOOTP_GATEWAY
  83. #define CONFIG_BOOTP_HOSTNAME
  84. #define CONFIG_BOOTP_NISDOMAIN
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_DNS
  87. #define CONFIG_BOOTP_DNS2
  88. #define CONFIG_BOOTP_SEND_HOSTNAME
  89. #define CONFIG_BOOTP_NTPSERVER
  90. #define CONFIG_BOOTP_TIMEOFFSET
  91. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  92. /*
  93. * Command line configuration.
  94. */
  95. #include <config_cmd_default.h>
  96. #define CONFIG_CMD_ASKENV
  97. #define CONFIG_CMD_DATE
  98. #define CONFIG_CMD_DHCP
  99. #define CONFIG_CMD_JFFS2
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_SNTP
  102. #define CONFIG_NETCONSOLE
  103. /*
  104. * Miscellaneous configurable options
  105. */
  106. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  107. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  108. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  109. #define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
  110. #ifdef CONFIG_SYS_HUSH_PARSER
  111. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  112. #endif
  113. #if defined(CONFIG_CMD_KGDB)
  114. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  119. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  120. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  121. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  122. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  123. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  124. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  125. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  126. /*
  127. * Low Level Configuration Settings
  128. * (address mappings, register initial values, etc.)
  129. * You should know what you are doing if you make changes here.
  130. */
  131. /*-----------------------------------------------------------------------
  132. * Internal Memory Mapped Register
  133. */
  134. #define CONFIG_SYS_IMMR 0xFFF00000
  135. /*-----------------------------------------------------------------------
  136. * Definitions for initial stack pointer and data area (in DPRAM)
  137. */
  138. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  139. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  140. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  141. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  142. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  143. /*-----------------------------------------------------------------------
  144. * Start addresses for the final memory configuration
  145. * (Set up by the startup code)
  146. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  147. */
  148. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  149. #define CONFIG_SYS_FLASH_BASE 0x40000000
  150. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  151. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  152. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  153. /*
  154. * For booting Linux, the board info and command line data
  155. * have to be in the first 8 MB of memory, since this is
  156. * the maximum mapped by the Linux kernel during initialization.
  157. */
  158. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization
  161. */
  162. /* use CFI flash driver */
  163. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  164. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  165. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
  166. #define CONFIG_SYS_FLASH_EMPTY_INFO
  167. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  168. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
  169. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  170. #define CONFIG_ENV_IS_IN_FLASH 1
  171. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  172. #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  173. /* Address and size of Redundant Environment Sector */
  174. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
  175. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  176. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  177. #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
  178. /*-----------------------------------------------------------------------
  179. * Dynamic MTD partition support
  180. */
  181. #define CONFIG_CMD_MTDPARTS
  182. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  183. #define CONFIG_FLASH_CFI_MTD
  184. #define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
  185. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
  186. "128k(dtb)," \
  187. "1664k(kernel)," \
  188. "2m(rootfs)," \
  189. "4m(data)"
  190. /*-----------------------------------------------------------------------
  191. * Hardware Information Block
  192. */
  193. #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  194. #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  195. #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  196. /*-----------------------------------------------------------------------
  197. * Cache Configuration
  198. */
  199. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  200. #if defined(CONFIG_CMD_KGDB)
  201. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * SYPCR - System Protection Control 11-9
  205. * SYPCR can only be written once after reset!
  206. *-----------------------------------------------------------------------
  207. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  208. */
  209. #if defined(CONFIG_WATCHDOG)
  210. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  211. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  212. #else
  213. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  214. #endif
  215. /*-----------------------------------------------------------------------
  216. * SIUMCR - SIU Module Configuration 11-6
  217. *-----------------------------------------------------------------------
  218. * PCMCIA config., multi-function pin tri-state
  219. */
  220. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  221. /*-----------------------------------------------------------------------
  222. * TBSCR - Time Base Status and Control 11-26
  223. *-----------------------------------------------------------------------
  224. * Clear Reference Interrupt Status, Timebase freezing enabled
  225. */
  226. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  227. /*-----------------------------------------------------------------------
  228. * RTCSC - Real-Time Clock Status and Control Register 11-27
  229. *-----------------------------------------------------------------------
  230. */
  231. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  232. /*-----------------------------------------------------------------------
  233. * PISCR - Periodic Interrupt Status and Control 11-31
  234. *-----------------------------------------------------------------------
  235. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  236. */
  237. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  238. /*-----------------------------------------------------------------------
  239. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  240. *-----------------------------------------------------------------------
  241. * Reset PLL lock status sticky bit, timer expired status bit and timer
  242. * interrupt status bit - leave PLL multiplication factor unchanged !
  243. */
  244. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  245. /*-----------------------------------------------------------------------
  246. * SCCR - System Clock and reset Control Register 15-27
  247. *-----------------------------------------------------------------------
  248. * Set clock output, timebase and RTC source and divider,
  249. * power management and some other internal clocks
  250. */
  251. #define SCCR_MASK SCCR_EBDF11
  252. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  253. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  254. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  255. SCCR_DFALCD00)
  256. /*-----------------------------------------------------------------------
  257. * PCMCIA stuff
  258. *-----------------------------------------------------------------------
  259. *
  260. */
  261. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  262. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  263. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  264. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  265. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  266. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  267. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  268. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  269. /*-----------------------------------------------------------------------
  270. *
  271. *-----------------------------------------------------------------------
  272. *
  273. */
  274. #define CONFIG_SYS_DER 0
  275. /*
  276. * Init Memory Controller:
  277. *
  278. * BR0/1 and OR0/1 (FLASH)
  279. */
  280. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  281. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  282. /* used to re-map FLASH both when starting from SRAM or FLASH:
  283. * restrict access enough to keep SRAM working (if any)
  284. * but not too much to meddle with FLASH accesses
  285. */
  286. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  287. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  288. /*
  289. * FLASH timing:
  290. */
  291. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  292. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  293. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  294. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  295. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  296. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  297. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
  298. #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  299. /*
  300. * BR2/3 and OR2/3 (SDRAM)
  301. *
  302. */
  303. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  304. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  305. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  306. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  307. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  308. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  309. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  310. #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
  311. #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  312. /*
  313. * Memory Periodic Timer Prescaler
  314. *
  315. * The Divider for PTA (refresh timer) configuration is based on an
  316. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  317. * the number of chip selects (NCS) and the actually needed refresh
  318. * rate is done by setting MPTPR.
  319. *
  320. * PTA is calculated from
  321. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  322. *
  323. * gclk CPU clock (not bus clock!)
  324. * Trefresh Refresh cycle * 4 (four word bursts used)
  325. *
  326. * 4096 Rows from SDRAM example configuration
  327. * 1000 factor s -> ms
  328. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  329. * 4 Number of refresh cycles per period
  330. * 64 Refresh cycle in ms per number of rows
  331. * --------------------------------------------
  332. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  333. *
  334. * 50 MHz => 50.000.000 / Divider = 98
  335. * 66 Mhz => 66.000.000 / Divider = 129
  336. * 80 Mhz => 80.000.000 / Divider = 156
  337. */
  338. #define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  339. #define CONFIG_SYS_MAMR_PTA 98
  340. /*
  341. * For 16 MBit, refresh rates could be 31.3 us
  342. * (= 64 ms / 2K = 125 / quad bursts).
  343. * For a simpler initialization, 15.6 us is used instead.
  344. *
  345. * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  346. * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  347. */
  348. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  349. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  350. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  351. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  352. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  353. /*
  354. * MAMR settings for SDRAM
  355. */
  356. /* 8 column SDRAM */
  357. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  358. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  359. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  360. /* 9 column SDRAM */
  361. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  362. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  363. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  364. /*
  365. * Internal Definitions
  366. *
  367. * Boot Flags
  368. */
  369. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  370. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  371. #endif /* __CONFIG_H */