FLAGADM.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_FLAGADM 1 /* ...on a FLAGA DM */
  34. #define CONFIG_8xx_GCLK_FREQ 48000000 /*48MHz*/
  35. #undef CONFIG_8xx_CONS_SMC1 /* Console is on SMC1 */
  36. #define CONFIG_8xx_CONS_SMC2 1
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  39. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  40. #undef CONFIG_CLOCKS_IN_MHZ
  41. #if 0
  42. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp"
  43. #define CONFIG_BOOTCOMMAND \
  44. "setenv bootargs root=/dev/ram ip=off panic=1;" \
  45. "bootm 40040000 400e0000"
  46. #else
  47. #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp panic=1"
  48. #define CONFIG_BOOTCOMMAND "bootp 0x400000; bootm 0x400000"
  49. #endif /* 0|1*/
  50. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  51. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  52. /*#define CONFIG_WATCHDOG*/ /* watchdog enabled */
  53. #undef CONFIG_WATCHDOG /* watchdog disabled */
  54. /*
  55. * BOOTP options
  56. */
  57. #define CONFIG_BOOTP_SUBNETMASK
  58. #define CONFIG_BOOTP_GATEWAY
  59. #define CONFIG_BOOTP_HOSTNAME
  60. #define CONFIG_BOOTP_BOOTPATH
  61. #define CONFIG_BOOTP_BOOTFILESIZE
  62. /*
  63. * Command line configuration.
  64. */
  65. #define CONFIG_CMD_BDI
  66. #define CONFIG_CMD_IMI
  67. #define CONFIG_CMD_CACHE
  68. #define CONFIG_CMD_MEMORY
  69. #define CONFIG_CMD_FLASH
  70. #define CONFIG_CMD_LOADB
  71. #define CONFIG_CMD_LOADS
  72. #define CONFIG_CMD_SAVEENV
  73. #define CONFIG_CMD_REGINFO
  74. #define CONFIG_CMD_IMMAP
  75. #define CONFIG_CMD_NET
  76. /*
  77. * Miscellaneous configurable options
  78. */
  79. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  80. #define CONFIG_SYS_PROMPT "EEG> " /* Monitor Command Prompt */
  81. #if defined(CONFIG_CMD_KGDB)
  82. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  83. #else
  84. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  85. #endif
  86. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  87. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  88. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  89. #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
  90. #define CONFIG_SYS_MEMTEST_END 0x0f00000 /* 1 ... 15 MB in DRAM */
  91. #define CONFIG_SYS_LOAD_ADDR 0x40040000 /* default load address */
  92. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  93. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  94. /*
  95. * Low Level Configuration Settings
  96. * (address mappings, register initial values, etc.)
  97. * You should know what you are doing if you make changes here.
  98. */
  99. /*-----------------------------------------------------------------------
  100. * Internal Memory Mapped Register
  101. */
  102. #define CONFIG_SYS_IMMR 0xFF000000
  103. /*-----------------------------------------------------------------------
  104. * Definitions for initial stack pointer and data area (in DPRAM)
  105. */
  106. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  107. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  108. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  109. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  110. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  111. /*-----------------------------------------------------------------------
  112. * Start addresses for the final memory configuration
  113. * (Set up by the startup code)
  114. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  115. */
  116. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  117. #define CONFIG_SYS_FLASH_BASE 0x40000000
  118. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
  119. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  120. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  121. /*
  122. * For booting Linux, the board info and command line data
  123. * have to be in the first 8 MB of memory, since this is
  124. * the maximum mapped by the Linux kernel during initialization.
  125. */
  126. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  127. /*-----------------------------------------------------------------------
  128. * FLASH organization
  129. */
  130. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  131. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  132. #define CONFIG_SYS_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  133. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  134. #define CONFIG_ENV_IS_IN_FLASH 1
  135. /* This is a litlebit wasteful, but one sector is 128kb and we have to
  136. * assigne a whole sector for the environment, so that we can safely
  137. * erase and write it without disturbing the boot sector
  138. */
  139. #define CONFIG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
  140. #define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
  141. /*-----------------------------------------------------------------------
  142. * Cache Configuration
  143. */
  144. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  145. #if defined(CONFIG_CMD_KGDB)
  146. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  147. #endif
  148. #define CONFIG_SYS_DELAYED_ICACHE 1 /* enable ICache not before
  149. * running in RAM.
  150. */
  151. /*-----------------------------------------------------------------------
  152. * SYPCR - System Protection Control 11-9
  153. * SYPCR can only be written once after reset!
  154. *-----------------------------------------------------------------------
  155. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  156. */
  157. #ifdef CONFIG_WATCHDOG
  158. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
  159. #else
  160. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
  161. #endif
  162. /*-----------------------------------------------------------------------
  163. * SIUMCR - SIU Module Configuration 11-6
  164. *-----------------------------------------------------------------------
  165. * PCMCIA config., multi-function pin tri-state
  166. */
  167. #define CONFIG_SYS_PRE_SIUMCR (SIUMCR_DBGC11 | SIUMCR_MPRE | \
  168. SIUMCR_MLRC01 | SIUMCR_GB5E)
  169. #define CONFIG_SYS_SIUMCR (CONFIG_SYS_PRE_SIUMCR | SIUMCR_DLK)
  170. /*-----------------------------------------------------------------------
  171. * TBSCR - Time Base Status and Control 11-26
  172. *-----------------------------------------------------------------------
  173. * Clear Reference Interrupt Status, Timebase freezing enabled
  174. */
  175. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  176. /*-----------------------------------------------------------------------
  177. * RTCSC - Real-Time Clock Status and Control Register 11-27
  178. *-----------------------------------------------------------------------
  179. */
  180. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  181. /*-----------------------------------------------------------------------
  182. * PISCR - Periodic Interrupt Status and Control 11-31
  183. *-----------------------------------------------------------------------
  184. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  185. */
  186. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  187. /*-----------------------------------------------------------------------
  188. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  189. *-----------------------------------------------------------------------
  190. * Reset PLL lock status sticky bit, timer expired status bit and timer
  191. * interrupt status bit miltiplier of 0x00b i.e. operation clock is
  192. * 4MHz * (0x00b+1) = 4MHz * 12 = 48MHz
  193. */
  194. #define CONFIG_SYS_PLPRCR (0x00b00000 | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  195. /*-----------------------------------------------------------------------
  196. * SCCR - System Clock and reset Control Register 15-27
  197. *-----------------------------------------------------------------------
  198. * Set clock output, timebase and RTC source and divider,
  199. * power management and some other internal clocks
  200. */
  201. #define SCCR_MASK SCCR_EBDF11
  202. #define CONFIG_SYS_SCCR ( SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  203. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  204. SCCR_DFALCD00)
  205. #define CONFIG_SYS_DER 0
  206. /*
  207. * In the Flaga DM we have:
  208. * Flash on BR0/OR0/CS0a at 0x40000000
  209. * Display on BR1/OR1/CS1 at 0x20000000
  210. * SDRAM on BR2/OR2/CS2 at 0x00000000
  211. * Free BR3/OR3/CS3
  212. * DSP1 on BR4/OR4/CS4 at 0x80000000
  213. * DSP2 on BR5/OR5/CS5 at 0xa0000000
  214. *
  215. * For now we just configure the Flash and the SDRAM and leave the others
  216. * untouched.
  217. */
  218. #define CONFIG_SYS_FLASH_PROTECTION 0
  219. #define FLASH_BASE0 0x40000000 /* FLASH bank #0 */
  220. /* used to re-map FLASH both when starting from SRAM or FLASH:
  221. * restrict access enough to keep SRAM working (if any)
  222. * but not too much to meddle with FLASH accesses
  223. */
  224. #define CONFIG_SYS_OR_AM 0xff000000 /* OR addr mask */
  225. #define CONFIG_SYS_OR_ATM 0x00006000
  226. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
  227. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | \
  228. OR_SCY_3_CLK | OR_TRLX | OR_EHTR )
  229. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_OR_AM | CONFIG_SYS_OR_ATM | CONFIG_SYS_OR_TIMING_FLASH)
  230. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0 & BR_BA_MSK) | BR_PS_16 | BR_V )
  231. /*
  232. * BR2 and OR2 (SDRAM)
  233. *
  234. */
  235. #define SDRAM_BASE2 0x00000000 /* SDRAM bank #0 */
  236. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  237. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  238. #define CONFIG_SYS_OR_TIMING_SDRAM ( 0x00000800 )
  239. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM)
  240. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2 & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  241. #define CONFIG_SYS_BR2 CONFIG_SYS_BR2_PRELIM
  242. #define CONFIG_SYS_OR2 CONFIG_SYS_OR2_PRELIM
  243. /*
  244. * MAMR settings for SDRAM
  245. */
  246. #define CONFIG_SYS_MAMR_48_SDR (CONFIG_SYS_MAMR_PTA | MAMR_WLFA_1X | MAMR_RLFA_1X \
  247. | MAMR_G0CLA_A11)
  248. /*
  249. * Memory Periodic Timer Prescaler
  250. */
  251. /* periodic timer for refresh */
  252. #define CONFIG_SYS_MAMR_PTA 0x0F000000
  253. /*
  254. * BR4 and OR4 (DSP1)
  255. *
  256. * We do not wan't preliminary setup of the DSP, anyway we need the
  257. * UPMB setup correctly before we can access the DSP.
  258. *
  259. */
  260. #define DSP_BASE 0x80000000
  261. #define CONFIG_SYS_OR4 ( OR_AM_MSK | OR_CSNT_SAM | OR_BI | OR_G5LS)
  262. #define CONFIG_SYS_BR4 ( (DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_MS_UPMB | BR_V )
  263. /*
  264. * Internal Definitions
  265. *
  266. * Boot Flags
  267. */
  268. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  269. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  270. #endif /* __CONFIG_H */