FADS850SAR.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * 1999-nov-26: The FADS is using the following physical memorymap:
  11. *
  12. * ff020000 -> ff02ffff : pcmcia
  13. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxrom
  14. * ff000000 -> ff00ffff : IMAP internal in the cpu
  15. * fe000000 -> ffnnnnnn : flash connected to CS0, setup by 8xxrom
  16. * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom
  17. */
  18. /* ------------------------------------------------------------------------- */
  19. /*
  20. * board/config.h - configuration options, board specific
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. * (easy to change)
  27. */
  28. #define CONFIG_MPC850 1
  29. #define CONFIG_MPC850SAR 1
  30. #define CONFIG_FADS 1
  31. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  32. #undef CONFIG_8xx_CONS_SMC2
  33. #undef CONFIG_8xx_CONS_NONE
  34. #define CONFIG_BAUDRATE 9600
  35. #if 0
  36. #define MPC8XX_FACT 10 /* Multiply by 10 */
  37. #define MPC8XX_XIN 50000000 /* 50 MHz in */
  38. #else
  39. #define MPC8XX_FACT 12 /* Multiply by 12 */
  40. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  41. #endif
  42. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  43. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  44. #if 1
  45. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  46. #else
  47. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  48. #endif
  49. #define CONFIG_BOOTCOMMAND "bootm 02880000" /* autoboot command */
  50. #define CONFIG_BOOTARGS " "
  51. #undef CONFIG_WATCHDOG /* watchdog disabled */
  52. /*
  53. * BOOTP options
  54. */
  55. #define CONFIG_BOOTP_BOOTFILESIZE
  56. #define CONFIG_BOOTP_BOOTPATH
  57. #define CONFIG_BOOTP_GATEWAY
  58. #define CONFIG_BOOTP_HOSTNAME
  59. /*
  60. * Command line configuration.
  61. */
  62. #include <config_cmd_default.h>
  63. /*
  64. * Miscellaneous configurable options
  65. */
  66. #undef CONFIG_SYS_LONGHELP /* undef to save memory */
  67. #define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
  68. #if defined(CONFIG_CMD_KGDB)
  69. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  70. #else
  71. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  72. #endif
  73. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  74. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  75. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  76. #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
  77. #define CONFIG_SYS_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
  78. #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
  79. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  80. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  81. /*
  82. * Low Level Configuration Settings
  83. * (address mappings, register initial values, etc.)
  84. * You should know what you are doing if you make changes here.
  85. */
  86. /*-----------------------------------------------------------------------
  87. * Internal Memory Mapped Register
  88. */
  89. #define CONFIG_SYS_IMMR 0xFF000000
  90. #define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
  91. /*-----------------------------------------------------------------------
  92. * Definitions for initial stack pointer and data area (in DPRAM)
  93. */
  94. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  95. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  96. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  97. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  98. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  99. /*-----------------------------------------------------------------------
  100. * Start addresses for the final memory configuration
  101. * (Set up by the startup code)
  102. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  103. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  104. */
  105. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  106. #define CONFIG_SYS_SDRAM_SIZE (4<<20) /* standard FADS has 4M */
  107. #define CONFIG_SYS_FLASH_BASE 0x02800000
  108. #define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  109. #if 0
  110. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
  111. #else
  112. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  113. #endif
  114. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  115. #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  116. /*
  117. * For booting Linux, the board info and command line data
  118. * have to be in the first 8 MB of memory, since this is
  119. * the maximum mapped by the Linux kernel during initialization.
  120. */
  121. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  122. /*-----------------------------------------------------------------------
  123. * FLASH organization
  124. */
  125. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  126. #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  127. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  128. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  129. #define CONFIG_ENV_IS_IN_FLASH 1
  130. #define CONFIG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
  131. #define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  132. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  133. /*-----------------------------------------------------------------------
  134. * Cache Configuration
  135. */
  136. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  137. #if defined(CONFIG_CMD_KGDB)
  138. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  139. #endif
  140. /*-----------------------------------------------------------------------
  141. * SYPCR - System Protection Control 11-9
  142. * SYPCR can only be written once after reset!
  143. *-----------------------------------------------------------------------
  144. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  145. */
  146. #if defined(CONFIG_WATCHDOG)
  147. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  148. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  149. #else
  150. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  151. #endif
  152. /*-----------------------------------------------------------------------
  153. * SIUMCR - SIU Module Configuration 11-6
  154. *-----------------------------------------------------------------------
  155. * PCMCIA config., multi-function pin tri-state
  156. */
  157. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  158. /*-----------------------------------------------------------------------
  159. * TBSCR - Time Base Status and Control 11-26
  160. *-----------------------------------------------------------------------
  161. * Clear Reference Interrupt Status, Timebase freezing enabled
  162. */
  163. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  164. /*-----------------------------------------------------------------------
  165. * PISCR - Periodic Interrupt Status and Control 11-31
  166. *-----------------------------------------------------------------------
  167. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  168. */
  169. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  170. /*-----------------------------------------------------------------------
  171. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  172. *-----------------------------------------------------------------------
  173. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  174. * interrupt status bit - leave PLL multiplication factor unchanged !
  175. */
  176. #define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << 20) | \
  177. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  178. /*-----------------------------------------------------------------------
  179. * SCCR - System Clock and reset Control Register 15-27
  180. *-----------------------------------------------------------------------
  181. * Set clock output, timebase and RTC source and divider,
  182. * power management and some other internal clocks
  183. */
  184. #define SCCR_MASK SCCR_EBDF11
  185. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  186. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  187. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  188. SCCR_DFALCD00)
  189. /*-----------------------------------------------------------------------
  190. *
  191. *-----------------------------------------------------------------------
  192. *
  193. */
  194. #define CONFIG_SYS_DER 0
  195. /* Because of the way the 860 starts up and assigns CS0 the
  196. * entire address space, we have to set the memory controller
  197. * differently. Normally, you write the option register
  198. * first, and then enable the chip select by writing the
  199. * base register. For CS0, you must write the base register
  200. * first, followed by the option register.
  201. */
  202. /*
  203. * Init Memory Controller:
  204. *
  205. * BR0/1 and OR0/1 (FLASH)
  206. */
  207. /* the other CS:s are determined by looking at parameters in BCSRx */
  208. #define BCSR_ADDR ((uint) 0x02100000)
  209. #define BCSR_SIZE ((uint)(64 * 1024))
  210. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  211. #define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
  212. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  213. #define CONFIG_SYS_PRELIM_OR_AM 0xFFE00000 /* OR addr mask */
  214. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  215. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  216. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  217. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  218. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  219. /* BCSRx - Board Control and Status Registers */
  220. #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
  221. #define CONFIG_SYS_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  222. #define CONFIG_SYS_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  223. /*
  224. * Memory Periodic Timer Prescaler
  225. */
  226. /* periodic timer for refresh */
  227. #define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
  228. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  229. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  230. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  231. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  232. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  233. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  234. /*
  235. * MAMR settings for SDRAM
  236. */
  237. /* 8 column SDRAM */
  238. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  239. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  240. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  241. /* 9 column SDRAM */
  242. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  243. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  244. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  245. #define CONFIG_SYS_MAMR 0x13a01114
  246. /*
  247. * Internal Definitions
  248. *
  249. * Boot Flags
  250. */
  251. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  252. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  253. /* values according to the manual */
  254. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  255. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  256. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  257. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  258. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  259. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  260. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  261. /* FADS bitvalues by Helmut Buchsbaum
  262. * see MPC8xxADS User's Manual for a proper description
  263. * of the following structures
  264. */
  265. #define BCSR0_ERB ((uint)0x80000000)
  266. #define BCSR0_IP ((uint)0x40000000)
  267. #define BCSR0_BDIS ((uint)0x10000000)
  268. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  269. #define BCSR0_ISB_MASK ((uint)0x01800000)
  270. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  271. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  272. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  273. #define BCSR1_FLASH_EN ((uint)0x80000000)
  274. #define BCSR1_DRAM_EN ((uint)0x40000000)
  275. #define BCSR1_ETHEN ((uint)0x20000000)
  276. #define BCSR1_IRDEN ((uint)0x10000000)
  277. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  278. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  279. #define BCSR1_BCSR_EN ((uint)0x02000000)
  280. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  281. #define BCSR1_PCCEN ((uint)0x00800000)
  282. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  283. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  284. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  285. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  286. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  287. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  288. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  289. #define BCSR2_FLASH_PD_SHIFT 28
  290. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  291. #define BCSR2_DRAM_PD_SHIFT 23
  292. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  293. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  294. #define BCSR3_DBID_MASK ((ushort)0x3800)
  295. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  296. #define BCSR3_BREVNR0 ((ushort)0x0080)
  297. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  298. #define BCSR3_BREVN1 ((ushort)0x0008)
  299. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  300. #define BCSR4_ETHLOOP ((uint)0x80000000)
  301. #define BCSR4_TFPLDL ((uint)0x40000000)
  302. #define BCSR4_TPSQEL ((uint)0x20000000)
  303. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  304. #ifdef CONFIG_MPC823
  305. #define BCSR4_USB_EN ((uint)0x08000000)
  306. #endif /* CONFIG_MPC823 */
  307. #ifdef CONFIG_MPC860SAR
  308. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  309. #endif /* CONFIG_MPC860SAR */
  310. #ifdef CONFIG_MPC860T
  311. #define BCSR4_FETH_EN ((uint)0x08000000)
  312. #endif /* CONFIG_MPC860T */
  313. #ifdef CONFIG_MPC823
  314. #define BCSR4_USB_SPEED ((uint)0x04000000)
  315. #endif /* CONFIG_MPC823 */
  316. #ifdef CONFIG_MPC860T
  317. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  318. #endif /* CONFIG_MPC860T */
  319. #ifdef CONFIG_MPC823
  320. #define BCSR4_VCCO ((uint)0x02000000)
  321. #endif /* CONFIG_MPC823 */
  322. #ifdef CONFIG_MPC860T
  323. #define BCSR4_FETHFDE ((uint)0x02000000)
  324. #endif /* CONFIG_MPC860T */
  325. #ifdef CONFIG_MPC823
  326. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  327. #endif /* CONFIG_MPC823 */
  328. #ifdef CONFIG_MPC823
  329. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  330. #endif /* CONFIG_MPC823 */
  331. #ifdef CONFIG_MPC860T
  332. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  333. #endif /* CONFIG_MPC860T */
  334. #ifdef CONFIG_MPC823
  335. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  336. #endif /* CONFIG_MPC823 */
  337. #ifdef CONFIG_MPC860T
  338. #define BCSR4_FETHRST ((uint)0x00200000)
  339. #endif /* CONFIG_MPC860T */
  340. #define BCSR4_MODEM_EN ((uint)0x00100000)
  341. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  342. #define CONFIG_DRAM_50MHZ 1
  343. #define CONFIG_SDRAM_50MHZ
  344. /* We don't use the 8259.
  345. */
  346. #define NR_8259_INTS 0
  347. #define CONFIG_DISK_SPINUP_TIME 1000000
  348. /* PCMCIA configuration */
  349. #define PCMCIA_MAX_SLOTS 2
  350. #ifdef CONFIG_MPC860
  351. #define PCMCIA_SLOT_A 1
  352. #endif
  353. #define CONFIG_SYS_DAUGHTERBOARD
  354. #endif /* __CONFIG_H */