DK1C20_standard_32.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /*
  2. * (C) Copyright 2003, Li-Pro.Net <www.li-pro.net>
  3. * Stephan Linz <linz@li-pro.net>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_DK1C20_STANDARD_32_H
  24. #define __CONFIG_DK1C20_STANDARD_32_H
  25. /*
  26. * NIOS CPU configuration. (PART OF configs/DK1C20.h)
  27. *
  28. * Here we must define CPU dependencies. Any unsupported option have to
  29. * be defined with zero, example CPU without data cache / OCI:
  30. *
  31. * #define CONFIG_SYS_NIOS_CPU_ICACHE 4096
  32. * #define CONFIG_SYS_NIOS_CPU_DCACHE 0
  33. * #define CONFIG_SYS_NIOS_CPU_OCI_BASE 0
  34. * #define CONFIG_SYS_NIOS_CPU_OCI_SIZE 0
  35. */
  36. /* CPU core */
  37. #define CONFIG_SYS_NIOS_CPU_CLK 50000000 /* NIOS CPU clock */
  38. #define CONFIG_SYS_NIOS_CPU_ICACHE (4 * 1024) /* instruction cache */
  39. #define CONFIG_SYS_NIOS_CPU_DCACHE (4 * 1024) /* data cache */
  40. #define CONFIG_SYS_NIOS_CPU_REG_NUMS 256 /* number of register */
  41. #define CONFIG_SYS_NIOS_CPU_MUL 0 /* 16x16 MUL: no(0) */
  42. /* yes(1) */
  43. #define CONFIG_SYS_NIOS_CPU_MSTEP 1 /* 16x16 MSTEP: no(0) */
  44. /* yes(1) */
  45. #define CONFIG_SYS_NIOS_CPU_STACK 0x008fff00 /* stack top addr */
  46. #define CONFIG_SYS_NIOS_CPU_VEC_BASE 0x008fff00 /* IRQ vectors addr */
  47. #define CONFIG_SYS_NIOS_CPU_VEC_SIZE 256 /* size */
  48. #define CONFIG_SYS_NIOS_CPU_VEC_NUMS 64 /* numbers */
  49. #define CONFIG_SYS_NIOS_CPU_RST_VECT 0x00920000 /* RESET vector addr */
  50. #define CONFIG_SYS_NIOS_CPU_DBG_CORE 0 /* CPU debug: no(0) */
  51. /* yes(1) */
  52. /* on-chip extensions */
  53. #define CONFIG_SYS_NIOS_CPU_RAM_BASE 0 /* on chip RAM addr */
  54. #define CONFIG_SYS_NIOS_CPU_RAM_SIZE 0 /* size */
  55. #define CONFIG_SYS_NIOS_CPU_ROM_BASE 0x00920000 /* on chip ROM addr */
  56. #define CONFIG_SYS_NIOS_CPU_ROM_SIZE (2 * 1024) /* 2 KB size */
  57. #define CONFIG_SYS_NIOS_CPU_OCI_BASE 0x00920800 /* OCI core addr */
  58. #define CONFIG_SYS_NIOS_CPU_OCI_SIZE 256 /* size */
  59. /* timer */
  60. #define CONFIG_SYS_NIOS_CPU_TIMER_NUMS 2 /* number of timer */
  61. #define CONFIG_SYS_NIOS_CPU_TIMER0 0x00920940 /* TIMER0 addr */
  62. #define CONFIG_SYS_NIOS_CPU_TIMER0_IRQ 16 /* IRQ */
  63. #define CONFIG_SYS_NIOS_CPU_TIMER0_PER 1000 /* periode usec */
  64. #define CONFIG_SYS_NIOS_CPU_TIMER0_AR 0 /* always run: no(0) */
  65. /* yes(1) */
  66. #define CONFIG_SYS_NIOS_CPU_TIMER0_FP 0 /* fixed per: no(0) */
  67. /* yes(1) */
  68. #define CONFIG_SYS_NIOS_CPU_TIMER0_SS 1 /* snaphot: no(0) */
  69. /* yes(1) */
  70. #define CONFIG_SYS_NIOS_CPU_TIMER1 0x009209e0 /* TIMER1 addr */
  71. #define CONFIG_SYS_NIOS_CPU_TIMER1_IRQ 50 /* IRQ */
  72. #define CONFIG_SYS_NIOS_CPU_TIMER1_PER 10000 /* periode usec */
  73. #define CONFIG_SYS_NIOS_CPU_TIMER1_AR 1 /* always run: no(0) */
  74. /* yes(1) */
  75. #define CONFIG_SYS_NIOS_CPU_TIMER1_FP 1 /* fixed per: no(0) */
  76. /* yes(1) */
  77. #define CONFIG_SYS_NIOS_CPU_TIMER1_SS 0 /* snaphot: no(0) */
  78. /* yes(1) */
  79. /* serial i/o */
  80. #define CONFIG_SYS_NIOS_CPU_UART_NUMS 1 /* number of uarts */
  81. #define CONFIG_SYS_NIOS_CPU_UART0 0x00920900 /* UART0 addr */
  82. #define CONFIG_SYS_NIOS_CPU_UART0_IRQ 25 /* IRQ */
  83. #define CONFIG_SYS_NIOS_CPU_UART0_BR 115200 /* baudrate var(0) */
  84. #define CONFIG_SYS_NIOS_CPU_UART0_DB 8 /* data bit */
  85. #define CONFIG_SYS_NIOS_CPU_UART0_SB 1 /* stop bit */
  86. #define CONFIG_SYS_NIOS_CPU_UART0_PA 0 /* parity none(0) */
  87. /* odd(1) */
  88. /* even(2) */
  89. #define CONFIG_SYS_NIOS_CPU_UART0_HS 0 /* handshake: no(0) */
  90. /* crts(1) */
  91. #define CONFIG_SYS_NIOS_CPU_UART0_EOP 0 /* eop reg: no(0) */
  92. /* yes(1) */
  93. /* parallel i/o */
  94. #define CONFIG_SYS_NIOS_CPU_PIO_NUMS 8 /* number of parports */
  95. #define CONFIG_SYS_NIOS_CPU_PIO0 0x00920960 /* PIO0 addr */
  96. #define CONFIG_SYS_NIOS_CPU_PIO0_IRQ 40 /* IRQ */
  97. #define CONFIG_SYS_NIOS_CPU_PIO0_BITS 4 /* number of bits */
  98. #define CONFIG_SYS_NIOS_CPU_PIO0_TYPE 2 /* io type: tris(0) */
  99. /* out(1) */
  100. /* in(2) */
  101. #define CONFIG_SYS_NIOS_CPU_PIO0_CAP 1 /* capture: no(0) */
  102. /* yes(1) */
  103. #define CONFIG_SYS_NIOS_CPU_PIO0_EDGE 3 /* edge type: none(0) */
  104. /* fall(1) */
  105. /* rise(2) */
  106. /* any(3) */
  107. #define CONFIG_SYS_NIOS_CPU_PIO0_ITYPE 2 /* IRQ type: none(0) */
  108. /* level(1)*/
  109. /* edge(2) */
  110. #define CONFIG_SYS_NIOS_CPU_PIO1 0x00920970 /* PIO1 addr */
  111. #undef CONFIG_SYS_NIOS_CPU_PIO1_IRQ /* w/o IRQ */
  112. #define CONFIG_SYS_NIOS_CPU_PIO1_BITS 11 /* number of bits */
  113. #define CONFIG_SYS_NIOS_CPU_PIO1_TYPE 0 /* io type: tris(0) */
  114. /* out(1) */
  115. /* in(2) */
  116. #define CONFIG_SYS_NIOS_CPU_PIO1_CAP 0 /* capture: no(0) */
  117. /* yes(1) */
  118. #define CONFIG_SYS_NIOS_CPU_PIO1_EDGE 0 /* edge type: none(0) */
  119. /* fall(1) */
  120. /* rise(2) */
  121. /* any(3) */
  122. #define CONFIG_SYS_NIOS_CPU_PIO1_ITYPE 0 /* IRQ type: none(0) */
  123. /* level(1)*/
  124. /* edge(2) */
  125. #define CONFIG_SYS_NIOS_CPU_PIO2 0x00920980 /* PIO2 addr */
  126. #undef CONFIG_SYS_NIOS_CPU_PIO2_IRQ /* w/o IRQ */
  127. #define CONFIG_SYS_NIOS_CPU_PIO2_BITS 8 /* number of bits */
  128. #define CONFIG_SYS_NIOS_CPU_PIO2_TYPE 1 /* io type: tris(0) */
  129. /* out(1) */
  130. /* in(2) */
  131. #define CONFIG_SYS_NIOS_CPU_PIO2_CAP 0 /* capture: no(0) */
  132. /* yes(1) */
  133. #define CONFIG_SYS_NIOS_CPU_PIO2_EDGE 0 /* edge type: none(0) */
  134. /* fall(1) */
  135. /* rise(2) */
  136. /* any(3) */
  137. #define CONFIG_SYS_NIOS_CPU_PIO2_ITYPE 0 /* IRQ type: none(0) */
  138. /* level(1)*/
  139. /* edge(2) */
  140. #define CONFIG_SYS_NIOS_CPU_PIO3 0x00920990 /* PIO3 addr */
  141. #undef CONFIG_SYS_NIOS_CPU_PIO3_IRQ /* w/o IRQ */
  142. #define CONFIG_SYS_NIOS_CPU_PIO3_BITS 16 /* number of bits */
  143. #define CONFIG_SYS_NIOS_CPU_PIO3_TYPE 1 /* io type: tris(0) */
  144. /* out(1) */
  145. /* in(2) */
  146. #define CONFIG_SYS_NIOS_CPU_PIO3_CAP 0 /* capture: no(0) */
  147. /* yes(1) */
  148. #define CONFIG_SYS_NIOS_CPU_PIO3_EDGE 0 /* edge type: none(0) */
  149. /* fall(1) */
  150. /* rise(2) */
  151. /* any(3) */
  152. #define CONFIG_SYS_NIOS_CPU_PIO3_ITYPE 0 /* IRQ type: none(0) */
  153. /* level(1)*/
  154. /* edge(2) */
  155. #define CONFIG_SYS_NIOS_CPU_PIO4 0x009209a0 /* PIO4 addr */
  156. #undef CONFIG_SYS_NIOS_CPU_PIO4_IRQ /* w/o IRQ */
  157. #define CONFIG_SYS_NIOS_CPU_PIO4_BITS 1 /* number of bits */
  158. #define CONFIG_SYS_NIOS_CPU_PIO4_TYPE 0 /* io type: tris(0) */
  159. /* out(1) */
  160. /* in(2) */
  161. #define CONFIG_SYS_NIOS_CPU_PIO4_CAP 0 /* capture: no(0) */
  162. /* yes(1) */
  163. #define CONFIG_SYS_NIOS_CPU_PIO4_EDGE 0 /* edge type: none(0) */
  164. /* fall(1) */
  165. /* rise(2) */
  166. /* any(3) */
  167. #define CONFIG_SYS_NIOS_CPU_PIO4_ITYPE 0 /* IRQ type: none(0) */
  168. /* level(1)*/
  169. /* edge(2) */
  170. #define CONFIG_SYS_NIOS_CPU_PIO5 0x009209b0 /* PIO5 addr */
  171. #define CONFIG_SYS_NIOS_CPU_PIO5_IRQ 35 /* IRQ */
  172. #define CONFIG_SYS_NIOS_CPU_PIO5_BITS 1 /* number of bits */
  173. #define CONFIG_SYS_NIOS_CPU_PIO5_TYPE 2 /* io type: tris(0) */
  174. /* out(1) */
  175. /* in(2) */
  176. #define CONFIG_SYS_NIOS_CPU_PIO5_CAP 1 /* capture: no(0) */
  177. /* yes(1) */
  178. #define CONFIG_SYS_NIOS_CPU_PIO5_EDGE 3 /* edge type: none(0) */
  179. /* fall(1) */
  180. /* rise(2) */
  181. /* any(3) */
  182. #define CONFIG_SYS_NIOS_CPU_PIO5_ITYPE 2 /* IRQ type: none(0) */
  183. /* level(1)*/
  184. /* edge(2) */
  185. #define CONFIG_SYS_NIOS_CPU_PIO6 0x009209c0 /* PIO6 addr */
  186. #undef CONFIG_SYS_NIOS_CPU_PIO6_IRQ /* w/o IRQ */
  187. #define CONFIG_SYS_NIOS_CPU_PIO6_BITS 1 /* number of bits */
  188. #define CONFIG_SYS_NIOS_CPU_PIO6_TYPE 1 /* io type: tris(0) */
  189. /* out(1) */
  190. /* in(2) */
  191. #define CONFIG_SYS_NIOS_CPU_PIO6_CAP 0 /* capture: no(0) */
  192. /* yes(1) */
  193. #define CONFIG_SYS_NIOS_CPU_PIO6_EDGE 0 /* edge type: none(0) */
  194. /* fall(1) */
  195. /* rise(2) */
  196. /* any(3) */
  197. #define CONFIG_SYS_NIOS_CPU_PIO6_ITYPE 0 /* IRQ type: none(0) */
  198. /* level(1)*/
  199. /* edge(2) */
  200. #define CONFIG_SYS_NIOS_CPU_PIO7 0x009209d0 /* PIO7 addr */
  201. #undef CONFIG_SYS_NIOS_CPU_PIO7_IRQ /* w/o IRQ */
  202. #define CONFIG_SYS_NIOS_CPU_PIO7_BITS 1 /* number of bits */
  203. #define CONFIG_SYS_NIOS_CPU_PIO7_TYPE 1 /* io type: tris(0) */
  204. /* out(1) */
  205. /* in(2) */
  206. #define CONFIG_SYS_NIOS_CPU_PIO7_CAP 0 /* capture: no(0) */
  207. /* yes(1) */
  208. #define CONFIG_SYS_NIOS_CPU_PIO7_EDGE 0 /* edge type: none(0) */
  209. /* fall(1) */
  210. /* rise(2) */
  211. /* any(3) */
  212. #define CONFIG_SYS_NIOS_CPU_PIO7_ITYPE 0 /* IRQ type: none(0) */
  213. /* level(1)*/
  214. /* edge(2) */
  215. /* IDE i/f */
  216. #define CONFIG_SYS_NIOS_CPU_IDE_NUMS 1 /* number of IDE contr. */
  217. #define CONFIG_SYS_NIOS_CPU_IDE0 0x00920a00 /* IDE0 addr */
  218. /* active serial memory i/f */
  219. #define CONFIG_SYS_NIOS_CPU_ASMI_NUMS 1 /* number of ASMI */
  220. #define CONFIG_SYS_NIOS_CPU_ASMI0 0x00920b00 /* ASMI0 addr */
  221. #define CONFIG_SYS_NIOS_CPU_ASMI0_IRQ 45 /* IRQ */
  222. /* memory accessibility */
  223. #define CONFIG_SYS_NIOS_CPU_SRAM_BASE 0x00800000 /* board SRAM addr */
  224. #define CONFIG_SYS_NIOS_CPU_SRAM_SIZE (1024 * 1024) /* 1 MB size */
  225. #define CONFIG_SYS_NIOS_CPU_SDRAM_BASE 0x01000000 /* board SDRAM addr */
  226. #define CONFIG_SYS_NIOS_CPU_SDRAM_SIZE (16*1024*1024) /* 16 MB size */
  227. #define CONFIG_SYS_NIOS_CPU_FLASH_BASE 0x00000000 /* board Flash addr */
  228. #define CONFIG_SYS_NIOS_CPU_FLASH_SIZE (8*1024*1024) /* 8 MB size */
  229. /* LAN */
  230. #define CONFIG_SYS_NIOS_CPU_LAN_NUMS 1 /* number of LAN i/f */
  231. #define CONFIG_SYS_NIOS_CPU_LAN0_BASE 0x00910000 /* LAN0 addr */
  232. #define CONFIG_SYS_NIOS_CPU_LAN0_OFFS 0x0300 /* offset */
  233. #define CONFIG_SYS_NIOS_CPU_LAN0_IRQ 30 /* IRQ */
  234. #define CONFIG_SYS_NIOS_CPU_LAN0_BUSW 32 /* buswidth*/
  235. #define CONFIG_SYS_NIOS_CPU_LAN0_TYPE 0 /* smc91111(0) */
  236. /* cs8900(1) */
  237. /* ex: alteramac(2) */
  238. /* symbolic redefinition (undef, if not present) */
  239. #define CONFIG_SYS_NIOS_CPU_USER_TIMER 0 /* TIMER0: users choice */
  240. #define CONFIG_SYS_NIOS_CPU_TICK_TIMER 1 /* TIMER1: tick (needed)*/
  241. #define CONFIG_SYS_NIOS_CPU_BUTTON_PIO 0 /* PIO0: buttons */
  242. #define CONFIG_SYS_NIOS_CPU_LCD_PIO 1 /* PIO1: ASCII LCD */
  243. #define CONFIG_SYS_NIOS_CPU_LED_PIO 2 /* PIO2: LED bar */
  244. #define CONFIG_SYS_NIOS_CPU_SEVENSEG_PIO 3 /* PIO3: 7-seg. display */
  245. #define CONFIG_SYS_NIOS_CPU_RECONF_PIO 4 /* PIO4: reconf pin */
  246. #define CONFIG_SYS_NIOS_CPU_CFPRESENT_PIO 5 /* PIO5: CF present IRQ */
  247. #define CONFIG_SYS_NIOS_CPU_CFPOWER_PIO 6 /* PIO6: CF power/sw. */
  248. #define CONFIG_SYS_NIOS_CPU_CFATASEL_PIO 7 /* PIO7: CF ATA select */
  249. #endif /* __CONFIG_DK1C20_STANDARD_32_H */