CRAYL1.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * David Updegraff, Cray, Inc. dave@cray.com: our 405 is walnut-lite..
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #define CONFIG_CRAYL1
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  35. #define CONFIG_4xx 1 /* ...member of PPC405 family */
  36. #define CONFIG_SYS_CLK_FREQ 25000000
  37. #define CONFIG_BAUDRATE 9600
  38. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  39. #define CONFIG_PPC4xx_EMAC
  40. #define CONFIG_MII 1 /* MII PHY management */
  41. #define CONFIG_PHY_ADDR 1 /* PHY address; handling of ENET */
  42. #define CONFIG_BOARD_EARLY_INIT_F 1 /* early setup for 405gp */
  43. #define CONFIG_MISC_INIT_R 1 /* so that a misc_init_r() is called */
  44. #define CONFIG_NET_MULTI
  45. /* set PRAM to keep U-Boot out, mem= to keep linux out, and initrd_hi to
  46. * keep possible initrd ramdisk decompression out. This is in k (1024 bytes)
  47. #define CONFIG_PRAM 16
  48. */
  49. #define CONFIG_LOADADDR 0x100000 /* where TFTP images go */
  50. #undef CONFIG_BOOTARGS
  51. /* Bootcmd is overridden by the bootscript in board/cray/L1
  52. */
  53. #define CONFIG_SYS_AUTOLOAD "no"
  54. #define CONFIG_BOOTCOMMAND "dhcp"
  55. /*
  56. * ..during experiments..
  57. #define CONFIG_SERVERIP 10.0.0.1
  58. #define CONFIG_ETHADDR 00:40:a6:80:14:5
  59. */
  60. #define CONFIG_HARD_I2C 1 /* hardware support for i2c */
  61. #define CONFIG_SDRAM_BANK0 1
  62. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  63. #define CONFIG_SYS_I2C_SLAVE 0x7F
  64. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  65. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  66. #define CONFIG_IDENT_STRING "Cray L1"
  67. #define CONFIG_ENV_OVERWRITE 1
  68. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  69. #define CONFIG_SYS_HUSH_PARSER 1
  70. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  71. #define CONFIG_SOURCE 1
  72. /*
  73. * Command line configuration.
  74. */
  75. #define CONFIG_CMD_ASKENV
  76. #define CONFIG_CMD_BDI
  77. #define CONFIG_CMD_CONSOLE
  78. #define CONFIG_CMD_DATE
  79. #define CONFIG_CMD_DHCP
  80. #define CONFIG_CMD_DIAG
  81. #define CONFIG_CMD_ECHO
  82. #define CONFIG_CMD_EEPROM
  83. #define CONFIG_CMD_FLASH
  84. #define CONFIG_CMD_I2C
  85. #define CONFIG_CMD_IMI
  86. #define CONFIG_CMD_IMMAP
  87. #define CONFIG_CMD_MEMORY
  88. #define CONFIG_CMD_NET
  89. #define CONFIG_CMD_REGINFO
  90. #define CONFIG_CMD_RUN
  91. #define CONFIG_CMD_SAVEENV
  92. #define CONFIG_CMD_SETGETDCR
  93. #define CONFIG_CMD_SOURCE
  94. /*
  95. * BOOTP options
  96. */
  97. #define CONFIG_BOOTP_SUBNETMASK
  98. #define CONFIG_BOOTP_GATEWAY
  99. #define CONFIG_BOOTP_HOSTNAME
  100. #define CONFIG_BOOTP_BOOTPATH
  101. #define CONFIG_BOOTP_VENDOREX
  102. #define CONFIG_BOOTP_DNS
  103. #define CONFIG_BOOTP_BOOTFILESIZE
  104. /*
  105. * how many time to fail & restart a net-TFTP before giving up & resetting
  106. * the board hoping that a reset of net interface might help..
  107. */
  108. #define CONFIG_NET_RESET 5
  109. /*
  110. * bauds. Just to make it compile; in our case, I read the base_baud
  111. * from the DCR anyway, so its kinda-tied to the above ref. clock which in turn
  112. * drives the system clock.
  113. */
  114. #define CONFIG_SYS_BASE_BAUD 403225
  115. #define CONFIG_SYS_BAUDRATE_TABLE \
  116. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  117. /*
  118. * Miscellaneous configurable options
  119. */
  120. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  121. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  122. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  123. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  124. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  125. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* where to load what we get from TFTP */
  126. #define CONFIG_SYS_TFTP_LOADADDR CONFIG_SYS_LOAD_ADDR
  127. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  128. #define CONFIG_SYS_DRAM_TEST 1
  129. /*-----------------------------------------------------------------------
  130. * Start addresses for the final memory configuration
  131. * (Set up by the startup code)
  132. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  133. */
  134. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  135. #define CONFIG_SYS_FLASH_BASE 0xFFC00000
  136. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  137. #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
  138. /*
  139. * For booting Linux, the board info and command line data
  140. * have to be in the first 8 MB of memory, since this is
  141. * the maximum mapped by the Linux kernel during initialization.
  142. */
  143. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  144. /*-----------------------------------------------------------------------
  145. * FLASH organization
  146. */
  147. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  148. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
  149. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  150. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  151. /* BEG ENVIRONNEMENT FLASH: needs to be a whole FlashSector */
  152. #define CONFIG_ENV_OFFSET 0x3c8000
  153. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  154. #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment area */
  155. #define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  156. /* Memory tests: U-BOOT relocates itself to the top of Ram, so its at
  157. * 32meg-(128k+some_malloc_space+copy-of-ENV sector)..
  158. */
  159. #define CONFIG_SYS_SDRAM_SIZE 32 /* megs of ram */
  160. #define CONFIG_SYS_MEMTEST_START 0x2000 /* memtest works from the end of */
  161. /* the exception vector table */
  162. /* to the end of the DRAM */
  163. /* less monitor and malloc area */
  164. #define CONFIG_SYS_STACK_USAGE 0x10000 /* Reserve 64k for the stack usage */
  165. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* 128k for malloc space */
  166. #define CONFIG_SYS_MEM_END_USAGE ( CONFIG_SYS_MONITOR_LEN \
  167. + CONFIG_SYS_MALLOC_LEN \
  168. + CONFIG_ENV_SECT_SIZE \
  169. + CONFIG_SYS_STACK_USAGE )
  170. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_SIZE * 1024 * 1024 - CONFIG_SYS_MEM_END_USAGE)
  171. /* END ENVIRONNEMENT FLASH */
  172. /*
  173. * Init Memory Controller:
  174. *
  175. * BR0/1 and OR0/1 (FLASH)
  176. */
  177. #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
  178. /*-----------------------------------------------------------------------
  179. * Definitions for initial stack pointer and data area (in OnChipMem )
  180. */
  181. #if 1
  182. /* On Chip Memory location */
  183. #define CONFIG_SYS_TEMP_STACK_OCM 1
  184. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  185. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  186. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
  187. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
  188. #define CONFIG_SYS_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
  189. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  190. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  191. #else
  192. #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
  193. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  194. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
  195. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of On Chip SRAM */
  196. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  197. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  198. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  199. #endif
  200. /*-----------------------------------------------------------------------
  201. * Definitions for Serial Presence Detect EEPROM address
  202. */
  203. #define EEPROM_WRITE_ADDRESS 0xA0
  204. #define EEPROM_READ_ADDRESS 0xA1
  205. /*
  206. * Internal Definitions
  207. *
  208. * Boot Flags
  209. */
  210. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  211. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  212. #endif /* __CONFIG_H */