BC3450.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. /*
  2. * -- Version 1.1 --
  3. *
  4. * (C) Copyright 2003-2005
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * (C) Copyright 2004-2005
  8. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  9. *
  10. * (C) Copyright 2005
  11. * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
  12. *
  13. * History:
  14. * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. */
  39. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  40. #define CONFIG_MPC5200 1 /* (more precisely a MPC5200 CPU) */
  41. #define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
  42. #define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
  43. #define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
  44. #define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
  45. #define CONFIG_BC3450_USB 1 /* + USB support */
  46. # define CONFIG_FAT 1 /* + FAT support */
  47. # define CONFIG_EXT2 1 /* + EXT2 support */
  48. #undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
  49. #undef CONFIG_BC3450_CAN /* + CAN transceiver */
  50. #undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
  51. #undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
  52. #undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
  53. #define CONFIG_BC3450_FP 1 /* + enable FP O/P */
  54. #undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
  55. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  56. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  57. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  58. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  59. /*
  60. * Serial console configuration
  61. */
  62. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  63. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  64. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  65. /*
  66. * AT-PS/2 Multiplexer
  67. */
  68. #ifdef CONFIG_BC3450_PS2
  69. # define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  70. # define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  71. # define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
  72. # define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
  73. # define CONFIG_BOARD_EARLY_INIT_R
  74. #endif /* CONFIG_BC3450_PS2 */
  75. /*
  76. * PCI Mapping:
  77. * 0x40000000 - 0x4fffffff - PCI Memory
  78. * 0x50000000 - 0x50ffffff - PCI IO Space
  79. */
  80. # define CONFIG_PCI 1
  81. # define CONFIG_PCI_PNP 1
  82. /* #define CONFIG_PCI_SCAN_SHOW 1 */
  83. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  84. #define CONFIG_PCI_MEM_BUS 0x40000000
  85. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  86. #define CONFIG_PCI_MEM_SIZE 0x10000000
  87. #define CONFIG_PCI_IO_BUS 0x50000000
  88. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  89. #define CONFIG_PCI_IO_SIZE 0x01000000
  90. #define CONFIG_NET_MULTI 1
  91. /*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
  92. #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  93. #define CONFIG_NS8382X 1
  94. /*
  95. * Video console
  96. */
  97. # define CONFIG_VIDEO
  98. # define CONFIG_VIDEO_SM501
  99. # define CONFIG_VIDEO_SM501_32BPP
  100. # define CONFIG_CFB_CONSOLE
  101. # define CONFIG_VIDEO_LOGO
  102. # define CONFIG_VGA_AS_SINGLE_DEVICE
  103. # define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
  104. # define CONFIG_VIDEO_SW_CURSOR
  105. # define CONFIG_SPLASH_SCREEN
  106. # define CONFIG_SYS_CONSOLE_IS_IN_ENV
  107. /*
  108. * Partitions
  109. */
  110. #define CONFIG_MAC_PARTITION
  111. #define CONFIG_DOS_PARTITION
  112. #define CONFIG_ISO_PARTITION
  113. /*
  114. * USB
  115. */
  116. #ifdef CONFIG_BC3450_USB
  117. # define CONFIG_USB_OHCI
  118. # define CONFIG_USB_STORAGE
  119. #endif /* CONFIG_BC3450_USB */
  120. /*
  121. * POST support
  122. */
  123. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  124. CONFIG_SYS_POST_CPU | \
  125. CONFIG_SYS_POST_I2C)
  126. #ifdef CONFIG_POST
  127. /* preserve space for the post_word at end of on-chip SRAM */
  128. # define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  129. #endif /* CONFIG_POST */
  130. /*
  131. * BOOTP options
  132. */
  133. #define CONFIG_BOOTP_BOOTFILESIZE
  134. #define CONFIG_BOOTP_BOOTPATH
  135. #define CONFIG_BOOTP_GATEWAY
  136. #define CONFIG_BOOTP_HOSTNAME
  137. /*
  138. * Command line configuration.
  139. */
  140. #include <config_cmd_default.h>
  141. #define CONFIG_CMD_ASKENV
  142. #define CONFIG_CMD_DATE
  143. #define CONFIG_CMD_DHCP
  144. #define CONFIG_CMD_ECHO
  145. #define CONFIG_CMD_EEPROM
  146. #define CONFIG_CMD_I2C
  147. #define CONFIG_CMD_JFFS2
  148. #define CONFIG_CMD_MII
  149. #define CONFIG_CMD_NFS
  150. #define CONFIG_CMD_PING
  151. #define CONFIG_CMD_REGINFO
  152. #define CONFIG_CMD_SNTP
  153. #define CONFIG_CMD_BSP
  154. #ifdef CONFIG_VIDEO
  155. #define CONFIG_CMD_BMP
  156. #endif
  157. #ifdef CONFIG_BC3450_IDE
  158. #define CONFIG_CMD_IDE
  159. #endif
  160. #if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
  161. #ifdef CONFIG_FAT
  162. #define CONFIG_CMD_FAT
  163. #endif
  164. #ifdef CONFIG_EXT2
  165. #define CONFIG_CMD_EXT2
  166. #endif
  167. #endif
  168. #ifdef CONFIG_BC3450_USB
  169. #define CONFIG_CMD_USB
  170. #endif
  171. #ifdef CONFIG_PCI
  172. #define CONFIG_CMD_PCI
  173. #endif
  174. #ifdef CONFIG_POST
  175. #define CONFIG_CMD_DIAG
  176. #endif
  177. #define CONFIG_TIMESTAMP /* display image timestamps */
  178. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  179. # define CONFIG_SYS_LOWBOOT 1
  180. #endif
  181. /*
  182. * Autobooting
  183. */
  184. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  185. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  186. #define CONFIG_PREBOOT "echo;" \
  187. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  188. "echo;"
  189. #undef CONFIG_BOOTARGS
  190. #define CONFIG_EXTRA_ENV_SETTINGS \
  191. "netdev=eth0\0" \
  192. "ipaddr=192.168.1.10\0" \
  193. "serverip=192.168.1.3\0" \
  194. "netmask=255.255.255.0\0" \
  195. "hostname=bc3450\0" \
  196. "rootpath=/opt/eldk/ppc_6xx\0" \
  197. "kernel_addr=fc0a0000\0" \
  198. "ramdisk_addr=fc1c0000\0" \
  199. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  200. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  201. "nfsroot=$(serverip):$(rootpath)\0" \
  202. "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
  203. "addip=setenv bootargs $(bootargs) " \
  204. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  205. ":$(hostname):$(netdev):off panic=1\0" \
  206. "addcons=setenv bootargs $(bootargs) " \
  207. "console=ttyS0,$(baudrate) console=tty0\0" \
  208. "flash_self=run ramargs addip addcons;" \
  209. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  210. "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
  211. "net_nfs=tftp 200000 $(bootfile); " \
  212. "run nfsargs addip addcons; bootm\0" \
  213. "ide_nfs=run nfsargs addip addcons; " \
  214. "disk 200000 0:1; bootm\0" \
  215. "ide_ide=run ideargs addip addcons; " \
  216. "disk 200000 0:1; bootm\0" \
  217. "usb_self=run usbload; run ramargs addip addcons; " \
  218. "bootm 200000 400000\0" \
  219. "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
  220. "usbboot 400000 0:2\0" \
  221. "bootfile=uImage\0" \
  222. "load=tftp 200000 $(u-boot)\0" \
  223. "u-boot=u-boot.bin\0" \
  224. "update=protect off FC000000 FC05FFFF;" \
  225. "erase FC000000 FC05FFFF;" \
  226. "cp.b 200000 FC000000 $(filesize);" \
  227. "protect on FC000000 FC05FFFF\0" \
  228. ""
  229. #define CONFIG_BOOTCOMMAND "run flash_self"
  230. /*
  231. * IPB Bus clocking configuration.
  232. */
  233. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  234. /*
  235. * PCI Bus clocking configuration
  236. *
  237. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  238. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  239. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  240. */
  241. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  242. # define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  243. #endif
  244. /*
  245. * I2C configuration
  246. */
  247. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  248. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
  249. /*
  250. * I2C clock frequency
  251. *
  252. * Please notice, that the resulting clock frequency could differ from the
  253. * configured value. This is because the I2C clock is derived from system
  254. * clock over a frequency divider with only a few divider values. U-boot
  255. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  256. * approximation allways lies below the configured value, never above.
  257. */
  258. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  259. #define CONFIG_SYS_I2C_SLAVE 0x7F
  260. /*
  261. * EEPROM configuration for I²C EEPROM M24C32
  262. * M24C64 should work also. For other EEPROMs config should be verified.
  263. *
  264. * The TQM5200 module may hold an EEPROM at address 0x50.
  265. */
  266. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
  267. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  268. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  269. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
  270. /*
  271. * RTC configuration
  272. */
  273. #if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
  274. # define CONFIG_RTC_M41T11 1
  275. # define CONFIG_SYS_I2C_RTC_ADDR 0x68
  276. #else
  277. # define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
  278. # define CONFIG_BOARD_EARLY_INIT_R
  279. #endif
  280. /*
  281. * Flash configuration
  282. */
  283. #define CONFIG_SYS_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  284. /* use CFI flash driver if no module variant is spezified */
  285. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  286. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  287. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  288. #define CONFIG_SYS_FLASH_EMPTY_INFO
  289. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  290. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  291. #undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
  292. #if !defined(CONFIG_SYS_LOWBOOT)
  293. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  294. #else /* CONFIG_SYS_LOWBOOT */
  295. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  296. #endif /* CONFIG_SYS_LOWBOOT */
  297. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  298. (= chip selects) */
  299. #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  300. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  301. /* Dynamic MTD partition support */
  302. #define CONFIG_CMD_MTDPARTS
  303. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  304. #define CONFIG_FLASH_CFI_MTD
  305. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  306. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  307. "1408k(kernel)," \
  308. "2m(initrd)," \
  309. "4m(small-fs)," \
  310. "16m(big-fs)," \
  311. "8m(misc)"
  312. /*
  313. * Environment settings
  314. */
  315. #define CONFIG_ENV_IS_IN_FLASH 1
  316. #define CONFIG_ENV_SIZE 0x10000
  317. #define CONFIG_ENV_SECT_SIZE 0x20000
  318. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  319. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  320. /*
  321. * Memory map
  322. */
  323. #define CONFIG_SYS_MBAR 0xF0000000
  324. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  325. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  326. /* Use ON-Chip SRAM until RAM will be available */
  327. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  328. #ifdef CONFIG_POST
  329. /* preserve space for the post_word at end of on-chip SRAM */
  330. # define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  331. #else
  332. # define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  333. #endif /*CONFIG_POST*/
  334. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
  335. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  336. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  337. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  338. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  339. # define CONFIG_SYS_RAMBOOT 1
  340. #endif
  341. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  342. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  343. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  344. /*
  345. * Ethernet configuration
  346. *
  347. * Define CONFIG_MPC5xxx_MII10 to force FEC at 10MBIT
  348. */
  349. #define CONFIG_MPC5xxx_FEC 1
  350. #define CONFIG_MPC5xxx_FEC_MII100
  351. #undef CONFIG_MPC5xxx_MII10
  352. #define CONFIG_PHY_ADDR 0x00
  353. /*
  354. * GPIO configuration on BC3450
  355. *
  356. * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
  357. * PSC2: UART2 [0x xxxxxx4x]
  358. * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
  359. * PSC3: USB2 [0x xxxxx1xx]
  360. * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
  361. * (this has to match
  362. * CONFIG_USB_CONFIG which is
  363. * used by usb_ohci.c to set
  364. * the USB ports)
  365. * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
  366. * (this is reset to '5'
  367. * in FEC driver: fec.c)
  368. * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
  369. * ATA/CS: ??? [0x x1xxxxxx]
  370. * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
  371. * CS1: Use Pin gpio_wkup_6 as second
  372. * SDRAM chip select (mem_cs1)
  373. * Timer: CAN2 / SPI
  374. * I2C: CAN1 / I²C2 [0x bxxxxxxx]
  375. */
  376. #ifdef CONFIG_BC3450_AC97
  377. # define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502124
  378. #else /* PSC2=UART2 */
  379. # define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502144
  380. #endif
  381. /*
  382. * Miscellaneous configurable options
  383. */
  384. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  385. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  386. #if defined(CONFIG_CMD_KGDB)
  387. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  388. #else
  389. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  390. #endif
  391. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  392. #define CONFIG_SYS_MAXARGS 16 /* max no of command args */
  393. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg. Buffer Size */
  394. #define CONFIG_SYS_ALT_MEMTEST /* Enable an alternative, */
  395. /* more extensive mem test */
  396. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  397. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  398. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  399. #define CONFIG_SYS_HZ 1000 /* dec freq: 1ms ticks */
  400. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  401. #if defined(CONFIG_CMD_KGDB)
  402. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  403. #endif
  404. /*
  405. * Enable loopw command.
  406. */
  407. #define CONFIG_LOOPW
  408. /*
  409. * Various low-level settings
  410. */
  411. #if defined(CONFIG_MPC5200)
  412. # define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  413. # define CONFIG_SYS_HID0_FINAL HID0_ICE
  414. #else
  415. # define CONFIG_SYS_HID0_INIT 0
  416. # define CONFIG_SYS_HID0_FINAL 0
  417. #endif
  418. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  419. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  420. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  421. # define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  422. #else
  423. # define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  424. #endif
  425. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  426. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  427. /* automatic configuration of chip selects */
  428. #ifdef CONFIG_TQM5200
  429. # define CONFIG_LAST_STAGE_INIT
  430. #endif /* CONFIG_TQM5200 */
  431. /*
  432. * SRAM - Do not map below 2 GB in address space, because this area is used
  433. * for SDRAM autosizing.
  434. */
  435. #ifdef CONFIG_TQM5200
  436. # define CONFIG_SYS_CS2_START 0xE5000000
  437. # define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
  438. # define CONFIG_SYS_CS2_CFG 0x0004D930
  439. #endif /* CONFIG_TQM5200 */
  440. /*
  441. * Grafic controller - Do not map below 2 GB in address space, because this
  442. * area is used for SDRAM autosizing.
  443. */
  444. #ifdef CONFIG_TQM5200
  445. # define SM501_FB_BASE 0xE0000000
  446. # define CONFIG_SYS_CS1_START (SM501_FB_BASE)
  447. # define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
  448. # define CONFIG_SYS_CS1_CFG 0x8F48FF70
  449. # define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
  450. #endif /* CONFIG_TQM5200 */
  451. #define CONFIG_SYS_CS_BURST 0x00000000
  452. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
  453. /* flash and SM501 */
  454. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  455. /*
  456. * USB stuff
  457. */
  458. #define CONFIG_USB_CLOCK 0x0001BBBB
  459. #define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
  460. /*
  461. * IDE/ATA stuff Supports IDE harddisk
  462. */
  463. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  464. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  465. #undef CONFIG_IDE_LED /* LED for ide not supported */
  466. #define CONFIG_IDE_RESET /* reset for ide supported */
  467. #define CONFIG_IDE_PREINIT
  468. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  469. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  470. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  471. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  472. /* Offset for data I/O */
  473. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  474. /* Offset for normal register accesses */
  475. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  476. /* Offset for alternate registers */
  477. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  478. /* Interval between registers */
  479. #define CONFIG_SYS_ATA_STRIDE 4
  480. #endif /* __CONFIG_H */