B2.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /*
  2. * (C) Copyright 2004
  3. * DAVE Srl
  4. *
  5. * http://www.dave-tech.it
  6. * http://www.wawnet.biz
  7. * mailto:info@wawnet.biz
  8. *
  9. * Configuation settings for the B2 board.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_ARM7 1 /* This is a ARM7 CPU */
  36. #define CONFIG_B2 1 /* on an B2 Board */
  37. #define CONFIG_ARM_THUMB 1 /* this is an ARM7TDMI */
  38. #undef CONFIG_ARM7_REVD /* disable ARM720 REV.D Workarounds */
  39. #define CONFIG_SYS_NO_CP15_CACHE
  40. #define CONFIG_ARCH_CPU_INIT
  41. #define CONFIG_S3C44B0_CLOCK_SPEED 75 /* we have a 75Mhz S3C44B0*/
  42. #undef CONFIG_USE_IRQ /* don't need them anymore */
  43. /*
  44. * Size of malloc() pool
  45. */
  46. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  47. #define CONFIG_ENV_SIZE 1024 /* 1024 bytes may be used for env vars*/
  48. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024 )
  49. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  50. /*
  51. * Hardware drivers
  52. */
  53. #define CONFIG_DRIVER_LAN91C96
  54. #define CONFIG_LAN91C96_BASE 0x04000300 /* base address */
  55. #define CONFIG_SMC_USE_32_BIT
  56. #undef CONFIG_SHOW_ACTIVITY
  57. #define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
  58. /*
  59. * select serial console configuration
  60. */
  61. #define CONFIG_S3C44B0_SERIAL
  62. #define CONFIG_SERIAL1 1 /* we use Serial line 1 */
  63. #define CONFIG_S3C44B0_I2C
  64. #define CONFIG_RTC_S3C44B0
  65. /* allow to overwrite serial and ethaddr */
  66. #define CONFIG_ENV_OVERWRITE
  67. #define CONFIG_BAUDRATE 115200
  68. /*
  69. * BOOTP options
  70. */
  71. #define CONFIG_BOOTP_SUBNETMASK
  72. #define CONFIG_BOOTP_GATEWAY
  73. #define CONFIG_BOOTP_HOSTNAME
  74. #define CONFIG_BOOTP_BOOTPATH
  75. #define CONFIG_BOOTP_BOOTFILESIZE
  76. /*
  77. * Command line configuration.
  78. */
  79. #include <config_cmd_default.h>
  80. #define CONFIG_CMD_DATE
  81. #define CONFIG_CMD_ELF
  82. #define CONFIG_CMD_EEPROM
  83. #define CONFIG_CMD_I2C
  84. #define CONFIG_BOOTDELAY 5
  85. #define CONFIG_ETHADDR 00:50:c2:1e:af:fb
  86. #define CONFIG_BOOTARGS "setenv bootargs root=/dev/ram ip=192.168.0.70:::::eth0:off \
  87. ether=25,0,0,0,eth0 ethaddr=00:50:c2:1e:af:fb"
  88. #define CONFIG_NETMASK 255.255.0.0
  89. #define CONFIG_IPADDR 192.168.0.70
  90. #define CONFIG_SERVERIP 192.168.0.23
  91. #define CONFIG_BOOTFILE "B2-rootfs/usr/B2-zImage.u-boot"
  92. #define CONFIG_BOOTCOMMAND "bootm 20000 f0000"
  93. /*
  94. * Miscellaneous configurable options
  95. */
  96. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  97. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  98. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  99. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  100. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  101. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  102. #define CONFIG_SYS_MEMTEST_START 0x0C400000 /* memtest works on */
  103. #define CONFIG_SYS_MEMTEST_END 0x0C800000 /* 4 ... 8 MB in DRAM */
  104. #define CONFIG_SYS_LOAD_ADDR 0x0c700000 /* default load address */
  105. #define CONFIG_SYS_HZ 1000 /* 1 kHz */
  106. /* valid baudrates */
  107. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  108. /*-----------------------------------------------------------------------
  109. * Stack sizes
  110. *
  111. * The stack sizes are set up in start.S using the settings below
  112. */
  113. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  114. #ifdef CONFIG_USE_IRQ
  115. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  116. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  117. #endif
  118. /*-----------------------------------------------------------------------
  119. * Physical Memory Map
  120. */
  121. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 banks of DRAM */
  122. #define PHYS_SDRAM_1 0xc0000000 /* SDRAM Bank #1 */
  123. #define PHYS_SDRAM_1_SIZE 0x01000000 /* 16 MB */
  124. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  125. #define PHYS_FLASH_SIZE 0x00400000 /* 4 MB */
  126. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  127. /*-----------------------------------------------------------------------
  128. * FLASH and environment organization
  129. */
  130. /*-----------------------------------------------------------------------
  131. * FLASH organization
  132. */
  133. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  134. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  135. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  136. #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
  137. #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  138. #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  139. #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  140. /*
  141. * The following defines are added for buggy IOP480 byte interface.
  142. * All other boards should use the standard values (CPCI405 etc.)
  143. */
  144. #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
  145. #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
  146. #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
  147. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  148. /*-----------------------------------------------------------------------
  149. * Environment Variable setup
  150. */
  151. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  152. #define CONFIG_ENV_OFFSET 0x0 /* environment starts at the beginning of the EEPROM */
  153. /*-----------------------------------------------------------------------
  154. * I2C EEPROM (STM24C02W6) for environment
  155. */
  156. #define CONFIG_HARD_I2C /* I2c with hardware support */
  157. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  158. #define CONFIG_SYS_I2C_SLAVE 0xFE
  159. #define CONFIG_SYS_I2C_EEPROM_ADDR 0xA8 /* EEPROM STM24C02W6 */
  160. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  161. /* mask of address bits that overflow into the "EEPROM chip address" */
  162. /*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
  163. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  164. /* 16 byte page write mode using*/
  165. /* last 4 bits of the address */
  166. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  167. /* Flash banks JFFS2 should use */
  168. /*
  169. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  170. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 2
  171. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  172. */
  173. /*
  174. Linux TAGs (see lib_arm/armlinux.c)
  175. */
  176. #define CONFIG_CMDLINE_TAG
  177. #undef CONFIG_SETUP_MEMORY_TAGS
  178. #define CONFIG_INITRD_TAG
  179. #endif /* __CONFIG_H */