ATUM8548.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * Copyright 2007
  3. * Robert Lazarski, Instituto Atlantico, robertlazarski@gmail.com
  4. *
  5. * Copyright 2004, 2007 Freescale Semiconductor.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * atum8548 board configuration file
  27. *
  28. * Please refer to doc/README.atum8548 for more info.
  29. *
  30. */
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /* Debug Options, Disable in production
  34. #define ET_DEBUG 1
  35. #define CONFIG_PANIC_HANG 1
  36. #define DEBUG 1
  37. */
  38. /* CPLD Configuration Options */
  39. #define MPC85xx_ATUM_CLKOCR 0x80000002
  40. /* High Level Configuration Options */
  41. #define CONFIG_BOOKE 1 /* BOOKE */
  42. #define CONFIG_E500 1 /* BOOKE e500 family */
  43. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  44. #define CONFIG_MPC8548 1 /* MPC8548 specific */
  45. #define CONFIG_PCI 1 /* enable any pci type devices */
  46. #define CONFIG_PCI1 1 /* PCI controller 1 */
  47. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  48. #define CONFIG_PCI2 1 /* PCI controller 2 */
  49. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  50. #define CONFIG_TSEC_ENET 1 /* tsec ethernet support */
  51. #define CONFIG_ENV_OVERWRITE
  52. #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
  53. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  54. #define CONFIG_SYS_CLK_FREQ 33000000
  55. /*
  56. * These can be toggled for performance analysis, otherwise use default.
  57. */
  58. #define CONFIG_L2_CACHE /* toggle L2 cache */
  59. #define CONFIG_BTB /* toggle branch predition */
  60. #define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
  61. /*
  62. * Only possible on E500 Version 2 or newer cores.
  63. */
  64. #define CONFIG_ENABLE_36BIT_PHYS 1
  65. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  66. #define CONFIG_CMD_SDRAM 1 /* SDRAM DIMM SPD info printout */
  67. #define CONFIG_ENABLE_36BIT_PHYS 1
  68. #undef CONFIG_SYS_DRAM_TEST
  69. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  70. #define CONFIG_SYS_MEMTEST_END 0x00400000
  71. /*
  72. * Base addresses -- Note these are effective addresses where the
  73. * actual resources get mapped (not physical addresses)
  74. */
  75. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  76. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  77. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  78. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  79. #define PCI_SPEED 33333000 /* CPLD currenlty does not have PCI setup info */
  80. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  81. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  82. #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
  83. /* DDR Setup */
  84. #define CONFIG_FSL_DDR2
  85. #undef CONFIG_FSL_DDR_INTERACTIVE
  86. #define CONFIG_DDR_ECC /* only for ECC DDR module */
  87. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  88. #define CONFIG_DDR_SPD
  89. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  90. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  91. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  92. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  93. #define CONFIG_VERY_BIG_RAM
  94. #define CONFIG_NUM_DDR_CONTROLLERS 1
  95. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  96. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  97. /* I2C addresses of SPD EEPROMs */
  98. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  99. /* Manually set up DDR parameters */
  100. #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
  101. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f /* 0-1024 */
  102. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000102
  103. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  104. #define CONFIG_SYS_DDR_TIMING_1 0x38355322
  105. #define CONFIG_SYS_DDR_TIMING_2 0x039048c7
  106. #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
  107. #define CONFIG_SYS_DDR_MODE 0x00000432
  108. #define CONFIG_SYS_DDR_INTERVAL 0x05150100
  109. #define DDR_SDRAM_CFG 0x43000000
  110. #undef CONFIG_CLOCKS_IN_MHZ
  111. /*
  112. * Local Bus Definitions
  113. */
  114. /*
  115. * FLASH on the Local Bus
  116. * based on flash chip S29GL01GP
  117. * One bank, 128M, using the CFI driver.
  118. * Boot from BR0 bank at 0xf800_0000
  119. *
  120. * BR0:
  121. * Base address 0 = 0xF8000000 = BR0[0:16] = 1111 1000 0000 0000 0
  122. * Port Size = 16 bits = BRx[19:20] = 10
  123. * Use GPCM = BRx[24:26] = 000
  124. * Valid = BRx[31] = 1
  125. *
  126. * 0 4 8 12 16 20 24 28
  127. * 1111 1000 0000 0000 0001 0000 0000 0001 = f8001001 BR0
  128. *
  129. * OR0:
  130. * Addr Mask = 128M = ORx[0:16] = 1111 1000 0000 0000 0
  131. * Reserved ORx[17:18] = 00
  132. * CSNT = ORx[20] = 1
  133. * ACS = half cycle delay = ORx[21:22] = 11
  134. * SCY = 6 = ORx[24:27] = 0110
  135. * TRLX = use relaxed timing = ORx[29] = 1
  136. * EAD = use external address latch delay = OR[31] = 1
  137. *
  138. * 0 4 8 12 16 20 24 28
  139. * 1111 1000 0000 0000 0000 1110 0110 0101 = f8000E65 ORx
  140. */
  141. #define CONFIG_SYS_BOOT_BLOCK 0xf8000000 /* boot TLB block */
  142. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 128M */
  143. #define CONFIG_SYS_BR0_PRELIM 0xf8001001
  144. #define CONFIG_SYS_OR0_PRELIM 0xf8000E65
  145. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  146. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  147. #undef CONFIG_SYS_FLASH_CHECKSUM
  148. #define CONFIG_SYS_FLASH_ERASE_TOUT 512000 /* Flash Erase Timeout (ms) */
  149. #define CONFIG_SYS_FLASH_WRITE_TOUT 8000 /* Flash Write Timeout (ms) */
  150. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  151. #define CONFIG_FLASH_CFI_DRIVER 1
  152. #define CONFIG_SYS_FLASH_CFI 1
  153. #define CONFIG_SYS_FLASH_EMPTY_INFO
  154. /*
  155. * Flash on the LocalBus
  156. */
  157. #define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
  158. /* Memory */
  159. #define CONFIG_SYS_INIT_RAM_LOCK 1
  160. #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
  161. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  162. #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
  163. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  164. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  165. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  166. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  167. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  168. /* Serial Port */
  169. #define CONFIG_CONS_INDEX 1
  170. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  171. #define CONFIG_SYS_NS16550
  172. #define CONFIG_SYS_NS16550_SERIAL
  173. #define CONFIG_SYS_NS16550_REG_SIZE 1
  174. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  175. #define CONFIG_SYS_BAUDRATE_TABLE \
  176. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  177. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  178. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  179. /* Use the HUSH parser */
  180. #define CONFIG_SYS_HUSH_PARSER
  181. #ifdef CONFIG_SYS_HUSH_PARSER
  182. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  183. #endif
  184. /* pass open firmware flat tree */
  185. #define CONFIG_OF_LIBFDT 1
  186. #define CONFIG_OF_BOARD_SETUP 1
  187. /*
  188. * I2C
  189. */
  190. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  191. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  192. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  193. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  194. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  195. #define CONFIG_SYS_I2C_SLAVE 0x7F
  196. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  197. #define CONFIG_SYS_I2C_OFFSET 0x3000
  198. /*
  199. * General PCI
  200. * Memory space is mapped 1-1, but I/O space must start from 0.
  201. */
  202. #define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
  203. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  204. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  205. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  206. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  207. #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
  208. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  209. #ifdef CONFIG_PCI2
  210. #define CONFIG_SYS_PCI2_MEM_BASE 0xC0000000
  211. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  212. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  213. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  214. #define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000
  215. #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
  216. #endif
  217. #ifdef CONFIG_PCIE1
  218. #define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000
  219. #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
  220. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  221. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  222. #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
  223. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
  224. #endif
  225. #if !defined(CONFIG_PCI_PNP)
  226. #define PCI_ENET0_IOADDR 0xe0000000
  227. #define PCI_ENET0_MEMADDR 0xe0000000
  228. #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
  229. #endif
  230. #if defined(CONFIG_PCI)
  231. #define CONFIG_NET_MULTI
  232. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  233. #undef CONFIG_EEPRO100
  234. #undef CONFIG_TULIP
  235. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  236. #endif /* CONFIG_PCI */
  237. #if defined(CONFIG_TSEC_ENET)
  238. #ifndef CONFIG_NET_MULTI
  239. #define CONFIG_NET_MULTI 1
  240. #endif
  241. #define CONFIG_MII 1 /* MII PHY management */
  242. #define CONFIG_TSEC1 1
  243. #define CONFIG_TSEC1_NAME "eTSEC0"
  244. #define CONFIG_TSEC2 1
  245. #define CONFIG_TSEC2_NAME "eTSEC1"
  246. #define CONFIG_TSEC3 1
  247. #define CONFIG_TSEC3_NAME "eTSEC2"
  248. #define CONFIG_TSEC4 1
  249. #define CONFIG_TSEC4_NAME "eTSEC3"
  250. #undef CONFIG_MPC85XX_FEC
  251. #define TSEC1_PHY_ADDR 0
  252. #define TSEC2_PHY_ADDR 1
  253. #define TSEC3_PHY_ADDR 2
  254. #define TSEC4_PHY_ADDR 3
  255. #define TSEC1_PHYIDX 0
  256. #define TSEC2_PHYIDX 0
  257. #define TSEC3_PHYIDX 0
  258. #define TSEC4_PHYIDX 0
  259. #define TSEC1_FLAGS TSEC_GIGABIT
  260. #define TSEC2_FLAGS TSEC_GIGABIT
  261. #define TSEC3_FLAGS TSEC_GIGABIT
  262. #define TSEC4_FLAGS TSEC_GIGABIT
  263. /* Options are: eTSEC[0-3] */
  264. #define CONFIG_ETHPRIME "eTSEC2"
  265. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  266. #endif /* CONFIG_TSEC_ENET */
  267. /*
  268. * Environment
  269. */
  270. #define CONFIG_ENV_IS_IN_FLASH 1
  271. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  272. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  273. #define CONFIG_ENV_SIZE 0x2000
  274. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  275. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  276. /*
  277. * BOOTP options
  278. */
  279. #define CONFIG_BOOTP_BOOTFILESIZE
  280. #define CONFIG_BOOTP_BOOTPATH
  281. #define CONFIG_BOOTP_GATEWAY
  282. #define CONFIG_BOOTP_HOSTNAME
  283. /*
  284. * Command line configuration.
  285. */
  286. #include <config_cmd_default.h>
  287. #define CONFIG_CMD_PING
  288. #define CONFIG_CMD_I2C
  289. #define CONFIG_CMD_MII
  290. #if defined(CONFIG_PCI)
  291. #define CONFIG_CMD_PCI
  292. #endif
  293. #undef CONFIG_WATCHDOG /* watchdog disabled */
  294. /*
  295. * Miscellaneous configurable options
  296. */
  297. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  298. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  299. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  300. #if defined(CONFIG_CMD_KGDB)
  301. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  302. #else
  303. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  304. #endif
  305. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  306. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  307. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  308. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  309. /*
  310. * For booting Linux, the board info and command line data
  311. * have to be in the first 8 MB of memory, since this is
  312. * the maximum mapped by the Linux kernel during initialization.
  313. */
  314. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  315. /*
  316. * Internal Definitions
  317. *
  318. * Boot Flags
  319. */
  320. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  321. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  322. #if defined(CONFIG_CMD_KGDB)
  323. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  324. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  325. #endif
  326. /*
  327. * Environment Configuration
  328. */
  329. /* The mac addresses for all ethernet interface */
  330. #if defined(CONFIG_TSEC_ENET)
  331. #define CONFIG_HAS_ETH0
  332. #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
  333. #define CONFIG_HAS_ETH1
  334. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  335. #define CONFIG_HAS_ETH2
  336. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  337. #define CONFIG_HAS_ETH3
  338. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  339. #endif
  340. #define CONFIG_IPADDR 10.101.43.142
  341. #define CONFIG_HOSTNAME atum
  342. #define CONFIG_ROOTPATH /nfsroot
  343. #define CONFIG_BOOTFILE /tftpboot/uImage.atum
  344. #define CONFIG_UBOOTPATH /tftpboot/uboot.bin /* TFTP server */
  345. #define CONFIG_SERVERIP 10.101.43.10
  346. #define CONFIG_GATEWAYIP 10.101.45.1
  347. #define CONFIG_NETMASK 255.255.248.0
  348. #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
  349. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  350. #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
  351. #define CONFIG_BAUDRATE 115200
  352. #define CONFIG_NFSBOOTCOMMAND \
  353. "setenv bootargs root=/dev/nfs rw " \
  354. "nfsroot=$serverip:$rootpath " \
  355. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  356. "console=$consoledev,$baudrate $othbootargs;" \
  357. "tftp $loadaddr $bootfile;" \
  358. "tftp $dtbaddr $dtbfile;" \
  359. "bootm $loadaddr - $dtbaddr"
  360. #define CONFIG_RAMBOOTCOMMAND \
  361. "setenv bootargs root=/dev/ram rw " \
  362. "console=$consoledev,$baudrate $othbootargs;" \
  363. "tftp $ramdiskaddr $ramdiskfile;" \
  364. "tftp $loadaddr $bootfile;" \
  365. "tftp $dtbaddr $dtbfile;" \
  366. "bootm $loadaddr $ramdiskaddr $dtbaddr"
  367. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  368. #endif /* __CONFIG_H */