ppc4xx-ebc.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _PPC4xx_EBC_H_
  24. #define _PPC4xx_EBC_H_
  25. /*
  26. * Currently there are two register layout versions for the
  27. * IBM EBC core used on 4xx PPC's:
  28. */
  29. #if defined(CONFIG_405CR) || defined(CONFIG_405GP) || \
  30. defined(CONFIG_405EP) || \
  31. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  32. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  33. #define CONFIG_EBC_PPC4xx_IBM_VER1
  34. #endif
  35. /*
  36. * Define the max number of EBC banks (chip selects)
  37. */
  38. #if defined(CONFIG_405CR) || defined(CONFIG_405GP) || \
  39. defined(CONFIG_405EZ) || \
  40. defined(CONFIG_440GP) || defined(CONFIG_440GX)
  41. #define EBC_NUM_BANKS 8
  42. #endif
  43. #if defined(CONFIG_405EP)
  44. #define EBC_NUM_BANKS 5
  45. #endif
  46. #if defined(CONFIG_405EX) || \
  47. defined(CONFIG_460SX)
  48. #define EBC_NUM_BANKS 4
  49. #endif
  50. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  51. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  52. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  53. #define EBC_NUM_BANKS 6
  54. #endif
  55. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  56. #define EBC_NUM_BANKS 3
  57. #endif
  58. /* Bank Configuration Register */
  59. #define EBC_BXCR(n) (n)
  60. #define EBC_BXCR_BANK_SIZE(n) (0x100000 << (((n) & EBC_BXCR_BS_MASK) >> 17))
  61. #define EBC_BXCR_BAS_MASK PPC_REG_VAL(11, 0xFFF)
  62. #define EBC_BXCR_BAS_ENCODE(n) (((static_cast(u32, n)) & EBC_BXCR_BAS_MASK))
  63. #define EBC_BXCR_BS_MASK PPC_REG_VAL(14, 0x7)
  64. #define EBC_BXCR_BS_1MB PPC_REG_VAL(14, 0x0)
  65. #define EBC_BXCR_BS_2MB PPC_REG_VAL(14, 0x1)
  66. #define EBC_BXCR_BS_4MB PPC_REG_VAL(14, 0x2)
  67. #define EBC_BXCR_BS_8MB PPC_REG_VAL(14, 0x3)
  68. #define EBC_BXCR_BS_16MB PPC_REG_VAL(14, 0x4)
  69. #define EBC_BXCR_BS_32MB PPC_REG_VAL(14, 0x5)
  70. #define EBC_BXCR_BS_64MB PPC_REG_VAL(14, 0x6)
  71. #define EBC_BXCR_BS_128MB PPC_REG_VAL(14, 0x7)
  72. #define EBC_BXCR_BU_MASK PPC_REG_VAL(16, 0x3)
  73. #define EBC_BXCR_BU_NONE PPC_REG_VAL(16, 0x0)
  74. #define EBC_BXCR_BU_R PPC_REG_VAL(16, 0x1)
  75. #define EBC_BXCR_BU_W PPC_REG_VAL(16, 0x2)
  76. #define EBC_BXCR_BU_RW PPC_REG_VAL(16, 0x3)
  77. #define EBC_BXCR_BW_MASK PPC_REG_VAL(18, 0x3)
  78. #define EBC_BXCR_BW_8BIT PPC_REG_VAL(18, 0x0)
  79. #define EBC_BXCR_BW_16BIT PPC_REG_VAL(18, 0x1)
  80. #if defined(CONFIG_EBC_PPC4xx_IBM_VER1)
  81. #define EBC_BXCR_BW_32BIT PPC_REG_VAL(18, 0x2)
  82. #else
  83. #define EBC_BXCR_BW_32BIT PPC_REG_VAL(18, 0x3)
  84. #endif
  85. /* Bank Access Parameter Register */
  86. #define EBC_BXAP_BME_ENABLED PPC_REG_VAL(0, 0x1)
  87. #define EBC_BXAP_BME_DISABLED PPC_REG_VAL(0, 0x0)
  88. #define EBC_BXAP_TWT_ENCODE(n) PPC_REG_VAL(8, (static_cast(u32, n)) & 0xFF)
  89. #define EBC_BXAP_FWT_ENCODE(n) PPC_REG_VAL(5, (static_cast(u32, n)) & 0x1F)
  90. #define EBC_BXAP_BWT_ENCODE(n) PPC_REG_VAL(8, (static_cast(u32, n)) & 0x7)
  91. #define EBC_BXAP_BCE_DISABLE PPC_REG_VAL(9, 0x0)
  92. #define EBC_BXAP_BCE_ENABLE PPC_REG_VAL(9, 0x1)
  93. #define EBC_BXAP_BCT_MASK PPC_REG_VAL(11, 0x3)
  94. #define EBC_BXAP_BCT_2TRANS PPC_REG_VAL(11, 0x0)
  95. #define EBC_BXAP_BCT_4TRANS PPC_REG_VAL(11, 0x1)
  96. #define EBC_BXAP_BCT_8TRANS PPC_REG_VAL(11, 0x2)
  97. #define EBC_BXAP_BCT_16TRANS PPC_REG_VAL(11, 0x3)
  98. #define EBC_BXAP_CSN_ENCODE(n) PPC_REG_VAL(13, (static_cast(u32, n)) & 0x3)
  99. #define EBC_BXAP_OEN_ENCODE(n) PPC_REG_VAL(15, (static_cast(u32, n)) & 0x3)
  100. #define EBC_BXAP_WBN_ENCODE(n) PPC_REG_VAL(17, (static_cast(u32, n)) & 0x3)
  101. #define EBC_BXAP_WBF_ENCODE(n) PPC_REG_VAL(19, (static_cast(u32, n)) & 0x3)
  102. #define EBC_BXAP_TH_ENCODE(n) PPC_REG_VAL(22, (static_cast(u32, n)) & 0x7)
  103. #define EBC_BXAP_RE_ENABLED PPC_REG_VAL(23, 0x1)
  104. #define EBC_BXAP_RE_DISABLED PPC_REG_VAL(23, 0x0)
  105. #define EBC_BXAP_SOR_DELAYED PPC_REG_VAL(24, 0x0)
  106. #define EBC_BXAP_SOR_NONDELAYED PPC_REG_VAL(24, 0x1)
  107. #define EBC_BXAP_BEM_WRITEONLY PPC_REG_VAL(25, 0x0)
  108. #define EBC_BXAP_BEM_RW PPC_REG_VAL(25, 0x1)
  109. #define EBC_BXAP_PEN_DISABLED PPC_REG_VAL(26, 0x0)
  110. #define EBC_BXAP_PEN_ENABLED PPC_REG_VAL(26, 0x1)
  111. /* Common fields in EBC0_CFG register */
  112. #define EBC_CFG_PTD_MASK PPC_REG_VAL(1, 0x1)
  113. #define EBC_CFG_PTD_ENABLE PPC_REG_VAL(1, 0x0)
  114. #define EBC_CFG_PTD_DISABLE PPC_REG_VAL(1, 0x1)
  115. #define EBC_CFG_RTC_MASK PPC_REG_VAL(4, 0x7)
  116. #define EBC_CFG_RTC_16PERCLK PPC_REG_VAL(4, 0x0)
  117. #define EBC_CFG_RTC_32PERCLK PPC_REG_VAL(4, 0x1)
  118. #define EBC_CFG_RTC_64PERCLK PPC_REG_VAL(4, 0x2)
  119. #define EBC_CFG_RTC_128PERCLK PPC_REG_VAL(4, 0x3)
  120. #define EBC_CFG_RTC_256PERCLK PPC_REG_VAL(4, 0x4)
  121. #define EBC_CFG_RTC_512PERCLK PPC_REG_VAL(4, 0x5)
  122. #define EBC_CFG_RTC_1024PERCLK PPC_REG_VAL(4, 0x6)
  123. #define EBC_CFG_RTC_2048PERCLK PPC_REG_VAL(4, 0x7)
  124. #define EBC_CFG_PME_MASK PPC_REG_VAL(14, 0x1)
  125. #define EBC_CFG_PME_DISABLE PPC_REG_VAL(14, 0x0)
  126. #define EBC_CFG_PME_ENABLE PPC_REG_VAL(14, 0x1)
  127. #define EBC_CFG_PMT_MASK PPC_REG_VAL(19, 0x1F)
  128. #define EBC_CFG_PMT_ENCODE(n) PPC_REG_VAL(19, (static_cast(u32, n)) & 0x1F)
  129. /* Now the two versions of the other bits */
  130. #if defined(CONFIG_EBC_PPC4xx_IBM_VER1)
  131. #define EBC_CFG_EBTC_MASK PPC_REG_VAL(0, 0x1)
  132. #define EBC_CFG_EBTC_HI PPC_REG_VAL(0, 0x0)
  133. #define EBC_CFG_EBTC_DRIVEN PPC_REG_VAL(0, 0x1)
  134. #define EBC_CFG_EMPH_MASK PPC_REG_VAL(6, 0x3)
  135. #define EBC_CFG_EMPH_ENCODE(n) PPC_REG_VAL(6, (static_cast(u32, n)) & 0x3)
  136. #define EBC_CFG_EMPL_MASK PPC_REG_VAL(8, 0x3)
  137. #define EBC_CFG_EMPL_ENCODE(n) PPC_REG_VAL(8, (static_cast(u32, n)) & 0x3)
  138. #define EBC_CFG_CSTC_MASK PPC_REG_VAL(9, 0x1)
  139. #define EBC_CFG_CSTC_HI PPC_REG_VAL(9, 0x0)
  140. #define EBC_CFG_CSTC_DRIVEN PPC_REG_VAL(9, 0x1)
  141. #define EBC_CFG_BPR_MASK PPC_REG_VAL(11, 0x3)
  142. #define EBC_CFG_BPR_1DW PPC_REG_VAL(11, 0x0)
  143. #define EBC_CFG_BPR_2DW PPC_REG_VAL(11, 0x1)
  144. #define EBC_CFG_BPR_4DW PPC_REG_VAL(11, 0x2)
  145. #define EBC_CFG_EMS_MASK PPC_REG_VAL(13, 0x3)
  146. #define EBC_CFG_EMS_8BIT PPC_REG_VAL(13, 0x0)
  147. #define EBC_CFG_EMS_16BIT PPC_REG_VAL(13, 0x1)
  148. #define EBC_CFG_EMS_32BIT PPC_REG_VAL(13, 0x2)
  149. #else
  150. #define EBC_CFG_LE_MASK PPC_REG_VAL(0, 0x1)
  151. #define EBC_CFG_LE_UNLOCK PPC_REG_VAL(0, 0x0)
  152. #define EBC_CFG_LE_LOCK PPC_REG_VAL(0, 0x1)
  153. #define EBC_CFG_ATC_MASK PPC_REG_VAL(5, 0x1)
  154. #define EBC_CFG_ATC_HI PPC_REG_VAL(5, 0x0)
  155. #define EBC_CFG_ATC_PREVIOUS PPC_REG_VAL(5, 0x1)
  156. #define EBC_CFG_DTC_MASK PPC_REG_VAL(6, 0x1)
  157. #define EBC_CFG_DTC_HI PPC_REG_VAL(6, 0x0)
  158. #define EBC_CFG_DTC_PREVIOUS PPC_REG_VAL(6, 0x1)
  159. #define EBC_CFG_CTC_MASK PPC_REG_VAL(7, 0x1)
  160. #define EBC_CFG_CTC_HI PPC_REG_VAL(7, 0x0)
  161. #define EBC_CFG_CTC_PREVIOUS PPC_REG_VAL(7, 0x1)
  162. #define EBC_CFG_OEO_MASK PPC_REG_VAL(8, 0x1)
  163. #define EBC_CFG_OEO_HI PPC_REG_VAL(8, 0x0)
  164. #define EBC_CFG_OEO_PREVIOUS PPC_REG_VAL(8, 0x1)
  165. #define EBC_CFG_EMC_MASK PPC_REG_VAL(9, 0x1)
  166. #define EBC_CFG_EMC_NONDEFAULT PPC_REG_VAL(9, 0x0)
  167. #define EBC_CFG_EMC_DEFAULT PPC_REG_VAL(9, 0x1)
  168. #define EBC_CFG_PR_MASK PPC_REG_VAL(21, 0x3)
  169. #define EBC_CFG_PR_16 PPC_REG_VAL(21, 0x0)
  170. #define EBC_CFG_PR_32 PPC_REG_VAL(21, 0x1)
  171. #define EBC_CFG_PR_64 PPC_REG_VAL(21, 0x2)
  172. #define EBC_CFG_PR_128 PPC_REG_VAL(21, 0x3)
  173. #endif
  174. #endif /* _PPC4xx_EBC_H_ */